diff options
Diffstat (limited to 'cpu/i386/sc520.c')
| -rw-r--r-- | cpu/i386/sc520.c | 12 | 
1 files changed, 6 insertions, 6 deletions
| diff --git a/cpu/i386/sc520.c b/cpu/i386/sc520.c index 640b25584..8bcb979c1 100644 --- a/cpu/i386/sc520.c +++ b/cpu/i386/sc520.c @@ -113,7 +113,7 @@ void init_sc520(void)  	write_mmcr_word(SC520_HBCTL,0x04);      /* enable posted-writes */ -	if (CFG_SC520_HIGH_SPEED) { +	if (CONFIG_SYS_SC520_HIGH_SPEED) {  		write_mmcr_byte(SC520_CPUCTL, 0x2);	/* set it to 133 MHz and write back */  		gd->cpu_clk = 133000000;  		printf("## CPU Speed set to 133MHz\n"); @@ -145,7 +145,7 @@ unsigned long init_sc520_dram(void)  	u32 dram_present=0;  	u32 dram_ctrl; -#ifdef CFG_SDRAM_DRCTMCTL +#ifdef CONFIG_SYS_SDRAM_DRCTMCTL  	/* these memory control registers are set up in the assember part,  	 * in sc520_asm.S, during 'mem_init'.  If we muck with them here,  	 * after we are running a stack in RAM, we have troubles.  Besides, @@ -156,9 +156,9 @@ unsigned long init_sc520_dram(void)  #else  	int val; -	int cas_precharge_delay = CFG_SDRAM_PRECHARGE_DELAY; -	int refresh_rate        = CFG_SDRAM_REFRESH_RATE; -	int ras_cas_delay       = CFG_SDRAM_RAS_CAS_DELAY; +	int cas_precharge_delay = CONFIG_SYS_SDRAM_PRECHARGE_DELAY; +	int refresh_rate        = CONFIG_SYS_SDRAM_REFRESH_RATE; +	int ras_cas_delay       = CONFIG_SYS_SDRAM_RAS_CAS_DELAY;  	/* set SDRAM speed here */ @@ -393,7 +393,7 @@ void pci_sc520_init(struct pci_controller *hose)  #endif -#ifdef CFG_TIMER_SC520 +#ifdef CONFIG_SYS_TIMER_SC520  void reset_timer(void) |