diff options
Diffstat (limited to 'cpu/arm926ejs/versatile/timer.c')
| -rwxr-xr-x[-rw-r--r--] | cpu/arm926ejs/versatile/timer.c | 39 | 
1 files changed, 35 insertions, 4 deletions
| diff --git a/cpu/arm926ejs/versatile/timer.c b/cpu/arm926ejs/versatile/timer.c index 32872d2b6..f01f31850 100644..100755 --- a/cpu/arm926ejs/versatile/timer.c +++ b/cpu/arm926ejs/versatile/timer.c @@ -46,12 +46,43 @@  static ulong timestamp;  static ulong lastdec; -/* nothing really to do with interrupts, just starts up a counter. */ +#define TIMER_ENABLE	(1 << 7) +#define TIMER_MODE_MSK	(1 << 6) +#define TIMER_MODE_FR	(0 << 6) +#define TIMER_MODE_PD	(1 << 6) + +#define TIMER_INT_EN	(1 << 5) +#define TIMER_PRS_MSK	(3 << 2) +#define TIMER_PRS_8S	(1 << 3) +#define TIMER_SIZE_MSK	(1 << 2) +#define TIMER_ONE_SHT	(1 << 0) +  int timer_init (void)  { -	*(volatile ulong *)(CFG_TIMERBASE + 0) = CFG_TIMER_RELOAD;	/* TimerLoad */ -	*(volatile ulong *)(CFG_TIMERBASE + 4) = CFG_TIMER_RELOAD;	/* TimerValue */ -	*(volatile ulong *)(CFG_TIMERBASE + 8) = 0x8C; +	ulong	tmr_ctrl_val; + +	/* 1st disable the Timer */ +	tmr_ctrl_val = *(volatile ulong *)(CFG_TIMERBASE + 8); +	tmr_ctrl_val &= ~TIMER_ENABLE; +	*(volatile ulong *)(CFG_TIMERBASE + 8) = tmr_ctrl_val; + +	/* +	 * The Timer Control Register has one Undefined/Shouldn't Use Bit +	 * So we should do read/modify/write Operation +	 */ + +	/* +	 * Timer Mode : Free Running +	 * Interrupt : Disabled +	 * Prescale : 8 Stage, Clk/256 +	 * Tmr Siz : 16 Bit Counter +	 * Tmr in Wrapping Mode +	 */ +	tmr_ctrl_val = *(volatile ulong *)(CFG_TIMERBASE + 8); +	tmr_ctrl_val &= ~(TIMER_MODE_MSK | TIMER_INT_EN | TIMER_PRS_MSK | TIMER_SIZE_MSK | TIMER_ONE_SHT ); +	tmr_ctrl_val |= (TIMER_ENABLE | TIMER_PRS_8S); + +	*(volatile ulong *)(CFG_TIMERBASE + 8) = tmr_ctrl_val;  	/* init the timestamp and lastdec value */  	reset_timer_masked(); |