diff options
Diffstat (limited to 'board')
| -rw-r--r-- | board/pm854/flash.c | 10 | ||||
| -rw-r--r-- | board/pm854/pm854.c | 6 | ||||
| -rw-r--r-- | board/rattler/Makefile | 46 | ||||
| -rw-r--r-- | board/rattler/config.mk | 30 | ||||
| -rw-r--r-- | board/rattler/rattler.c | 231 | ||||
| -rw-r--r-- | board/rattler/u-boot.lds | 122 | 
6 files changed, 437 insertions, 8 deletions
| diff --git a/board/pm854/flash.c b/board/pm854/flash.c index 73941e893..d71458928 100644 --- a/board/pm854/flash.c +++ b/board/pm854/flash.c @@ -134,7 +134,7 @@ void flash_print_info  (flash_info_t *info)  				break;  	case FLASH_28F128J3A:   printf ("28F128J3A (128 Mbit, 128 x 128K)\n");  				break; -	 +  	default:		printf ("Unknown Chip Type\n");  				break;  	} @@ -224,14 +224,14 @@ static ulong flash_get_size (vu_long *addr, flash_info_t *info)  		info->size = 0x01000000;  		sector_offset = 0x40000;  		break;                          /* => 2x8 MB             */ -	 +  	case (INTEL_ID_28F128J3A):  		info->flash_id += FLASH_28F128J3A;  		info->sector_count = 128;  		info->size = 0x02000000;  		sector_offset = 0x40000;  		break;                          /* => 2x16 MB             */ -	 +  	case SHARP_ID_28F016SCL:  	case SHARP_ID_28F016SCZ: @@ -325,7 +325,7 @@ int	flash_erase (flash_info_t *info, int s_first, int s_last)  			asm("sync");  			last = start = get_timer (0); -			 +  			/* Disable interrupts which might cause a timeout here */  			flag = disable_interrupts(); @@ -367,7 +367,7 @@ int	flash_erase (flash_info_t *info, int s_first, int s_last)  					last = now;  				}  			} -			 +  			/* reset to read mode */  			*addr = 0xFFFFFFFF;  			asm("sync"); diff --git a/board/pm854/pm854.c b/board/pm854/pm854.c index 3eaf93e35..94c492f78 100644 --- a/board/pm854/pm854.c +++ b/board/pm854/pm854.c @@ -87,9 +87,9 @@ initdram(int board_type)  	{  	    volatile ccsr_gur_t *gur= &immap->im_gur;  	    int i,x; -	     +  	    x = 10; -	     +  	    /*  	     * Work around to stabilize DDR DLL  	     */ @@ -106,7 +106,7 @@ initdram(int board_type)  		asm("sync;isync;msync");  		x++;  	    } -	}	 +	}  #endif  #if defined(CONFIG_SPD_EEPROM) diff --git a/board/rattler/Makefile b/board/rattler/Makefile new file mode 100644 index 000000000..52f0fd6ef --- /dev/null +++ b/board/rattler/Makefile @@ -0,0 +1,46 @@ +# +# (C) Copyright 2001-2005 +# Wolfgang Denk, DENX Software Engineering, wd@denx.de. +# +# See file CREDITS for list of people who contributed to this +# project. +# +# This program is free software; you can redistribute it and/or +# modify it under the terms of the GNU General Public License as +# published by the Free Software Foundation; either version 2 of +# the License, or (at your option) any later version. +# +# This program is distributed in the hope that it will be useful, +# but WITHOUT ANY WARRANTY; without even the implied warranty of +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the +# GNU General Public License for more details. +# +# You should have received a copy of the GNU General Public License +# along with this program; if not, write to the Free Software +# Foundation, Inc., 59 Temple Place, Suite 330, Boston, +# MA 02111-1307 USA +# + +include $(TOPDIR)/config.mk + +LIB	= lib$(BOARD).a + +OBJS	:= $(BOARD).o + +$(LIB):	$(OBJS) $(SOBJS) +	$(AR) crv $@ $(OBJS) + +clean: +	rm -f $(SOBJS) $(OBJS) + +distclean:	clean +	rm -f $(LIB) core *.bak .depend + +######################################################################### + +.depend:	Makefile $(SOBJS:.o=.S) $(OBJS:.o=.c) +		$(CC) -M $(CPPFLAGS) $(SOBJS:.o=.S) $(OBJS:.o=.c) > $@ + +-include .depend + +######################################################################### diff --git a/board/rattler/config.mk b/board/rattler/config.mk new file mode 100644 index 000000000..5fca8c7c6 --- /dev/null +++ b/board/rattler/config.mk @@ -0,0 +1,30 @@ +# +# (C) Copyright 2001-2005 +# Wolfgang Denk, DENX Software Engineering, wd@denx.de. +# +# Modified by, Yuli Barcohen, Arabella Software Ltd. <yuli@arabellasw.com> +# +# See file CREDITS for list of people who contributed to this +# project. +# +# This program is free software; you can redistribute it and/or +# modify it under the terms of the GNU General Public License as +# published by the Free Software Foundation; either version 2 of +# the License, or (at your option) any later version. +# +# This program is distributed in the hope that it will be useful, +# but WITHOUT ANY WARRANTY; without even the implied warranty of +# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the +# GNU General Public License for more details. +# +# You should have received a copy of the GNU General Public License +# along with this program; if not, write to the Free Software +# Foundation, Inc., 59 Temple Place, Suite 330, Boston, +# MA 02111-1307 USA +# + +# +# Rattler series boards by Analogue & Micro +# + +TEXT_BASE = 0xFE000000 diff --git a/board/rattler/rattler.c b/board/rattler/rattler.c new file mode 100644 index 000000000..be7977dec --- /dev/null +++ b/board/rattler/rattler.c @@ -0,0 +1,231 @@ +/* + * Copyright (C) 2004 Arabella Software Ltd. + * Yuli Barcohen <yuli@arabellasw.com> + * + * Support for Analogue&Micro Rattler boards family. + * Tested on Rattler8248. + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <common.h> +#include <mpc8260.h> +#include <ioports.h> + +/* + * I/O Port configuration table + * + * if conf is 1, then that port pin will be configured at boot time + * according to the five values podr/pdir/ppar/psor/pdat for that entry + */ + +#define CFG_FCC1 (CONFIG_ETHER_INDEX == 1) +#define CFG_FCC2 (CONFIG_ETHER_INDEX == 2) + +const iop_conf_t iop_conf_tab[4][32] = { + +    /* Port A */ +    {	/*	      conf      ppar psor pdir podr pdat */ +	/* PA31 */ { CFG_FCC1,   1,   1,   0,   0,   0 }, /* FCC1 MII COL    */ +	/* PA30 */ { CFG_FCC1,   1,   1,   0,   0,   0 }, /* FCC1 MII CRS    */ +	/* PA29 */ { CFG_FCC1,   1,   1,   1,   0,   0 }, /* FCC1 MII TX_ER  */ +	/* PA28 */ { CFG_FCC1,   1,   1,   1,   0,   0 }, /* FCC1 MII TX_EN  */ +	/* PA27 */ { CFG_FCC1,   1,   1,   0,   0,   0 }, /* FCC1 MII RX_DV  */ +	/* PA26 */ { CFG_FCC1,   1,   1,   0,   0,   0 }, /* FCC1 MII RX_ER  */ +	/* PA25 */ { 0,          0,   0,   0,   0,   0 }, /* PA25            */ +	/* PA24 */ { 0,          0,   0,   0,   0,   0 }, /* PA24            */ +	/* PA23 */ { 0,          0,   0,   0,   0,   0 }, /* PA23            */ +	/* PA22 */ { 1,          0,   0,   1,   0,   1 }, /* Eth PHYs reset  */ +	/* PA21 */ { CFG_FCC1,   1,   0,   1,   0,   0 }, /* FCC1 MII TxD[3] */ +	/* PA20 */ { CFG_FCC1,   1,   0,   1,   0,   0 }, /* FCC1 MII TxD[2] */ +	/* PA19 */ { CFG_FCC1,   1,   0,   1,   0,   0 }, /* FCC1 MII TxD[1] */ +	/* PA18 */ { CFG_FCC1,   1,   0,   1,   0,   0 }, /* FCC1 MII TxD[0] */ +	/* PA17 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 MII RxD[0] */ +	/* PA16 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 MII RxD[1] */ +	/* PA15 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 MII RxD[2] */ +	/* PA14 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 MII RxD[3] */ +	/* PA13 */ { 0,          0,   0,   0,   0,   0 }, /* PA13            */ +	/* PA12 */ { 0,          0,   0,   0,   0,   0 }, /* PA12            */ +	/* PA11 */ { 0,          0,   0,   0,   0,   0 }, /* PA11            */ +	/* PA10 */ { 0,          0,   0,   0,   0,   0 }, /* PA10            */ +	/* PA9  */ { 0,          1,   0,   1,   0,   0 }, /* SMC2 TxD        */ +	/* PA8  */ { 0,          1,   0,   0,   0,   0 }, /* SMC2 RxD        */ +	/* PA7  */ { 0,          0,   0,   0,   0,   0 }, /* PA7             */ +	/* PA6  */ { 0,          0,   0,   0,   0,   0 }, /* PA6             */ +	/* PA5  */ { 0,          0,   0,   0,   0,   0 }, /* PA5             */ +	/* PA4  */ { 0,          0,   0,   0,   0,   0 }, /* PA4             */ +	/* PA3  */ { 0,          0,   0,   0,   0,   0 }, /* PA3             */ +	/* PA2  */ { 0,          0,   0,   0,   0,   0 }, /* PA2             */ +	/* PA1  */ { 0,          0,   0,   0,   0,   0 }, /* PA1             */ +	/* PA0  */ { 0,          0,   0,   0,   0,   0 }  /* PA0             */ +    }, + +    /* Port B */ +    {   /*	      conf      ppar psor pdir podr pdat */ +	/* PB31 */ { CFG_FCC2,   1,   0,   1,   0,   0 }, /* FCC2 MII TX_ER  */ +	/* PB30 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RX_DV  */ +	/* PB29 */ { CFG_FCC2,   1,   1,   1,   0,   0 }, /* FCC2 MII TX_EN  */ +	/* PB28 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RX_ER  */ +	/* PB27 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII COL    */ +	/* PB26 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII CRS    */ +	/* PB25 */ { CFG_FCC2,   1,   0,   1,   0,   0 }, /* FCC2 MII TxD[3] */ +	/* PB24 */ { CFG_FCC2,   1,   0,   1,   0,   0 }, /* FCC2 MII TxD[2] */ +	/* PB23 */ { CFG_FCC2,   1,   0,   1,   0,   0 }, /* FCC2 MII TxD[1] */ +	/* PB22 */ { CFG_FCC2,   1,   0,   1,   0,   0 }, /* FCC2 MII TxD[0] */ +	/* PB21 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RxD[0] */ +	/* PB20 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RxD[1] */ +	/* PB19 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RxD[2] */ +	/* PB18 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 MII RxD[3] */ +	/* PB17 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB16 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB15 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB14 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB13 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB12 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB11 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB10 */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB9  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB8  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB7  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB6  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB5  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB4  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB3  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB2  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB1  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PB0  */ { 0,          0,   0,   0,   0,   0 }  /* non-existent    */ +    }, + +    /* Port C */ +    {   /*	      conf      ppar psor pdir podr pdat */ +	/* PC31 */ { 0,          0,   0,   0,   0,   0 }, /* PC31            */ +	/* PC30 */ { 0,          0,   0,   0,   0,   0 }, /* PC30            */ +	/* PC29 */ { 0,          0,   0,   0,   0,   0 }, /* PC29            */ +	/* PC28 */ { 0,          0,   0,   0,   0,   0 }, /* PC28            */ +	/* PC27 */ { 0,          0,   0,   0,   0,   0 }, /* PC27            */ +	/* PC26 */ { 0,          0,   0,   0,   0,   0 }, /* PC26            */ +	/* PC25 */ { 0,          0,   0,   0,   0,   0 }, /* PC25            */ +	/* PC24 */ { 0,          0,   0,   0,   0,   0 }, /* PC24            */ +	/* PC23 */ { 0,          0,   0,   0,   0,   0 }, /* PC23            */ +	/* PC22 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 TxClk (CLK10) */ +	/* PC21 */ { CFG_FCC1,   1,   0,   0,   0,   0 }, /* FCC1 RxClk (CLK11) */ +	/* PC20 */ { 0,          0,   0,   0,   0,   0 }, /* PC20            */ +	/* PC19 */ { 0,          0,   0,   0,   0,   0 }, /* PC19            */ +	/* PC18 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 TxClk (CLK14) */ +	/* PC17 */ { CFG_FCC2,   1,   0,   0,   0,   0 }, /* FCC2 RxClk (CLK15) */ +	/* PC16 */ { 0,          0,   0,   0,   0,   0 }, /* PC16            */ +	/* PC15 */ { 0,          0,   0,   0,   0,   0 }, /* PC15            */ +	/* PC14 */ { 0,          0,   0,   0,   0,   0 }, /* PC14            */ +	/* PC13 */ { 0,          0,   0,   0,   0,   0 }, /* PC13            */ +	/* PC12 */ { 0,          0,   0,   0,   0,   0 }, /* PC12            */ +	/* PC11 */ { 0,          0,   0,   0,   0,   0 }, /* PC11            */ +	/* PC10 */ { 0,          0,   0,   0,   0,   0 }, /* PC10            */ +	/* PC9  */ { 1,          0,   0,   1,   0,   1 }, /* MDIO            */ +	/* PC8  */ { 1,          0,   0,   1,   0,   1 }, /* MDC             */ +	/* PC7  */ { 0,          0,   0,   0,   0,   0 }, /* PC7             */ +	/* PC6  */ { 0,          0,   0,   0,   0,   0 }, /* PC6             */ +	/* PC5  */ { 1,          1,   0,   1,   0,   0 }, /* SMC1 TxD        */ +	/* PC4  */ { 1,          1,   0,   0,   0,   0 }, /* SMC1 RxD        */ +	/* PC3  */ { 0,          0,   0,   0,   0,   0 }, /* PC3             */ +	/* PC2  */ { 0,          0,   0,   0,   0,   0 }, /* PC2             */ +	/* PC1  */ { 0,          0,   0,   0,   0,   0 }, /* PC1             */ +	/* PC0  */ { 0,          0,   0,   0,   0,   0 }, /* PC0             */ +    }, + +    /* Port D */ +    {   /*	      conf      ppar psor pdir podr pdat */ +	/* PD31 */ { 1,          1,   0,   0,   0,   0 }, /* SCC1 RxD        */ +	/* PD30 */ { 1,          1,   1,   1,   0,   0 }, /* SCC1 TxD        */ +	/* PD29 */ { 0,          0,   0,   0,   0,   0 }, /* PD29            */ +	/* PD28 */ { 0,          0,   0,   0,   0,   0 }, /* PD28            */ +	/* PD27 */ { 0,          0,   0,   0,   0,   0 }, /* PD27            */ +	/* PD26 */ { 0,          0,   0,   0,   0,   0 }, /* PD26            */ +	/* PD25 */ { 0,          0,   0,   0,   0,   0 }, /* PD25            */ +	/* PD24 */ { 0,          0,   0,   0,   0,   0 }, /* PD24            */ +	/* PD23 */ { 0,          0,   0,   0,   0,   0 }, /* PD23            */ +	/* PD22 */ { 0,          0,   0,   0,   0,   0 }, /* PD22            */ +	/* PD21 */ { 0,          0,   0,   0,   0,   0 }, /* PD21            */ +	/* PD20 */ { 0,          0,   0,   0,   0,   0 }, /* PD20            */ +	/* PD19 */ { 0,          0,   0,   0,   0,   0 }, /* PD19            */ +	/* PD18 */ { 0,          0,   0,   0,   0,   0 }, /* PD18            */ +	/* PD17 */ { 0,          0,   0,   0,   0,   0 }, /* PD17            */ +	/* PD16 */ { 0,          0,   0,   0,   0,   0 }, /* PD16            */ +	/* PD15 */ { 0,          0,   0,   0,   0,   0 }, /* PD15            */ +	/* PD14 */ { 0,          0,   0,   0,   0,   0 }, /* PD14            */ +	/* PD13 */ { 0,          0,   0,   0,   0,   0 }, /* PD13            */ +	/* PD12 */ { 0,          0,   0,   0,   0,   0 }, /* PD12            */ +	/* PD11 */ { 0,          0,   0,   0,   0,   0 }, /* PD11            */ +	/* PD10 */ { 0,          0,   0,   0,   0,   0 }, /* PD10            */ +	/* PD9  */ { 0,          0,   0,   0,   0,   0 }, /* PD9             */ +	/* PD8  */ { 0,          0,   0,   0,   0,   0 }, /* PD8             */ +	/* PD7  */ { 0,          0,   0,   0,   0,   0 }, /* PD7             */ +	/* PD6  */ { 0,          0,   0,   0,   0,   0 }, /* PD6             */ +	/* PD5  */ { 0,          0,   0,   0,   0,   0 }, /* PD5             */ +	/* PD4  */ { 0,          0,   0,   0,   0,   0 }, /* PD4             */ +	/* PD3  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PD2  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PD1  */ { 0,          0,   0,   0,   0,   0 }, /* non-existent    */ +	/* PD0  */ { 0,          0,   0,   0,   0,   0 }  /* non-existent    */ +    } +}; + +long int initdram(int board_type) +{ +	long int msize = CFG_SDRAM_SIZE; + +#ifndef CFG_RAMBOOT +	volatile immap_t *immap = (immap_t *)CFG_IMMR; +	volatile memctl8260_t *memctl = &immap->im_memctl; +	vu_char *ramaddr = (vu_char *)CFG_SDRAM_BASE; +	uchar c = 0xFF; +	uint psdmr = CFG_PSDMR; +	int i; + +	immap->im_siu_conf.sc_ppc_acr  = 0x02; +	immap->im_siu_conf.sc_ppc_alrh = 0x30126745; +	immap->im_siu_conf.sc_tescr1   = 0x00004000; + +	memctl->memc_mptpr = CFG_MPTPR; + +	/* Initialise 60x bus SDRAM */ +	memctl->memc_psrt = CFG_PSRT; +	memctl->memc_or1  = CFG_SDRAM_OR; +	memctl->memc_br1  = CFG_SDRAM_BR; +	memctl->memc_psdmr = psdmr | PSDMR_OP_PREA; /* Precharge all banks */ +	*ramaddr = c; +	memctl->memc_psdmr = psdmr | PSDMR_OP_CBRR; /* CBR refresh */ +	for (i = 0; i < 8; i++) +		*ramaddr = c; +	memctl->memc_psdmr = psdmr | PSDMR_OP_MRW;  /* Mode Register write */ +	*ramaddr = c; +	memctl->memc_psdmr = psdmr | PSDMR_RFEN;    /* Refresh enable */ +	*ramaddr = c; +#endif /* !CFG_RAMBOOT */ + +	/* Return total 60x bus SDRAM size */ +	return msize * 1024 * 1024; +} + +int checkboard(void) +{ +	vu_char *bcsr = (vu_char *)CFG_BCSR; + +	printf("Board: Rattler Rev. %c\n", bcsr[0x20] + 0x40); +	return 0; +} diff --git a/board/rattler/u-boot.lds b/board/rattler/u-boot.lds new file mode 100644 index 000000000..a0c086343 --- /dev/null +++ b/board/rattler/u-boot.lds @@ -0,0 +1,122 @@ +/* + * (C) Copyright 2001-2005 + * Wolfgang Denk, DENX Software Engineering, wd@denx.de. + * + * Modified by Yuli Barcohen <yuli@arabellasw.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +OUTPUT_ARCH(powerpc) +SECTIONS +{ +  /* Read-only sections, merged into text segment: */ +  . = + SIZEOF_HEADERS; +  .interp : { *(.interp) } +  .hash          : { *(.hash)		} +  .dynsym        : { *(.dynsym)		} +  .dynstr        : { *(.dynstr)		} +  .rel.text      : { *(.rel.text)		} +  .rela.text     : { *(.rela.text) 	} +  .rel.data      : { *(.rel.data)		} +  .rela.data     : { *(.rela.data) 	} +  .rel.rodata    : { *(.rel.rodata) 	} +  .rela.rodata   : { *(.rela.rodata) 	} +  .rel.got       : { *(.rel.got)		} +  .rela.got      : { *(.rela.got)		} +  .rel.ctors     : { *(.rel.ctors)	} +  .rela.ctors    : { *(.rela.ctors)	} +  .rel.dtors     : { *(.rel.dtors)	} +  .rela.dtors    : { *(.rela.dtors)	} +  .rel.bss       : { *(.rel.bss)		} +  .rela.bss      : { *(.rela.bss)		} +  .rel.plt       : { *(.rel.plt)		} +  .rela.plt      : { *(.rela.plt)		} +  .init          : { *(.init)	} +  .plt : { *(.plt) } +  .text      : +  { +    cpu/mpc8260/start.o	(.text) +    *(.text) +    *(.fixup) +    *(.got1) +    . = ALIGN(16); +    *(.rodata) +    *(.rodata1) +    *(.rodata.str1.4) +  } +  .fini      : { *(.fini)    } =0 +  .ctors     : { *(.ctors)   } +  .dtors     : { *(.dtors)   } + +  /* Read-write section, merged into data segment: */ +  . = (. + 0x0FFF) & 0xFFFFF000; +  _erotext = .; +  PROVIDE (erotext = .); +  .reloc   : +  { +    *(.got) +    _GOT2_TABLE_ = .; +    *(.got2) +    _FIXUP_TABLE_ = .; +    *(.fixup) +  } +  __got2_entries = (_FIXUP_TABLE_ - _GOT2_TABLE_) >> 2; +  __fixup_entries = (. - _FIXUP_TABLE_) >> 2; + +  .data    : +  { +    *(.data) +    *(.data1) +    *(.sdata) +    *(.sdata2) +    *(.dynamic) +    CONSTRUCTORS +  } +  _edata  =  .; +  PROVIDE (edata = .); + +  __u_boot_cmd_start = .; +  .u_boot_cmd : { *(.u_boot_cmd) } +  __u_boot_cmd_end = .; + + +  __start___ex_table = .; +  __ex_table : { *(__ex_table) } +  __stop___ex_table = .; + +  . = ALIGN(4096); +  __init_begin = .; +  .text.init : { *(.text.init) } +  .data.init : { *(.data.init) } +  . = ALIGN(4096); +  __init_end = .; + +  __bss_start = .; +  .bss       : +  { +   *(.sbss) *(.scommon) +   *(.dynbss) +   *(.bss) +   *(COMMON) +  } +  _end = . ; +  PROVIDE (end = .); +} +ENTRY(_start) |