diff options
Diffstat (limited to 'board/pm520')
| -rw-r--r-- | board/pm520/flash.c | 38 | ||||
| -rw-r--r-- | board/pm520/pm520.c | 30 | 
2 files changed, 34 insertions, 34 deletions
| diff --git a/board/pm520/flash.c b/board/pm520/flash.c index 9ec843e11..64c862415 100644 --- a/board/pm520/flash.c +++ b/board/pm520/flash.c @@ -28,7 +28,7 @@  #include <linux/byteorder/swab.h> -flash_info_t flash_info[CFG_MAX_FLASH_BANKS];	/* info for FLASH chips    */ +flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS];	/* info for FLASH chips    */  /* Board support for 1 or 2 flash devices */  #define FLASH_PORT_WIDTH32 @@ -87,11 +87,11 @@ unsigned long flash_init (void)  	ulong size = 0;  	extern void flash_preinit(void);  	extern void flash_afterinit(ulong, ulong); -	ulong flashbase = CFG_FLASH_BASE; +	ulong flashbase = CONFIG_SYS_FLASH_BASE;  	flash_preinit(); -	for (i = 0; i < CFG_MAX_FLASH_BANKS; i++) { +	for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) {  		switch (i) {  		case 0:  			memset(&flash_info[i], 0, sizeof(flash_info_t)); @@ -110,11 +110,11 @@ unsigned long flash_init (void)  	/* Protect monitor and environment sectors  	 */ -#if CFG_MONITOR_BASE >= CFG_FLASH_BASE +#if CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE  #ifndef CONFIG_BOOT_ROM  	flash_protect ( FLAG_PROTECT_SET, -			CFG_MONITOR_BASE, -			CFG_MONITOR_BASE + monitor_flash_len - 1, +			CONFIG_SYS_MONITOR_BASE, +			CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1,  			&flash_info[0] );  #endif  #endif @@ -245,28 +245,28 @@ static ulong flash_get_size (FPW *addr, flash_info_t *info)  		/* In U-Boot we support only 32 MB (no bank-switching) */  		info->sector_count = 256 / 2;  		info->size =  0x04000000 / 2; -		info->start[0] = CFG_FLASH_BASE + 0x02000000; +		info->start[0] = CONFIG_SYS_FLASH_BASE + 0x02000000;  		break;				/* => 32 MB     */  	case (FPW) INTEL_ID_28F128J3A:  		info->flash_id += FLASH_28F128J3A;  		info->sector_count = 128;  		info->size = 0x02000000; -		info->start[0] = CFG_FLASH_BASE + 0x02000000; +		info->start[0] = CONFIG_SYS_FLASH_BASE + 0x02000000;  		break;				/* => 32 MB     */  	case (FPW) INTEL_ID_28F640J3A:  		info->flash_id += FLASH_28F640J3A;  		info->sector_count = 64;  		info->size = 0x01000000; -		info->start[0] = CFG_FLASH_BASE + 0x03000000; +		info->start[0] = CONFIG_SYS_FLASH_BASE + 0x03000000;  		break;				/* => 16 MB     */  	case (FPW) INTEL_ID_28F320J3A:  		info->flash_id += FLASH_28F320J3A;  		info->sector_count = 32;  		info->size = 0x800000; -		info->start[0] = CFG_FLASH_BASE + 0x03800000; +		info->start[0] = CONFIG_SYS_FLASH_BASE + 0x03800000;  		break;				/* => 8 MB     */  	default: @@ -274,10 +274,10 @@ static ulong flash_get_size (FPW *addr, flash_info_t *info)  		break;  	} -	if (info->sector_count > CFG_MAX_FLASH_SECT) { +	if (info->sector_count > CONFIG_SYS_MAX_FLASH_SECT) {  		printf ("** ERROR: sector count %d > max (%d) **\n", -			info->sector_count, CFG_MAX_FLASH_SECT); -		info->sector_count = CFG_MAX_FLASH_SECT; +			info->sector_count, CONFIG_SYS_MAX_FLASH_SECT); +		info->sector_count = CONFIG_SYS_MAX_FLASH_SECT;  	}  	addr[0] = (FPW) 0x00FF00FF;		/* restore read mode */ @@ -328,7 +328,7 @@ static unsigned char intel_sector_protected (flash_info_t *info, ushort sector)  	/*  	 * first, wait for the WSM to be finished. The rationale for  	 * waiting for the WSM to become idle for at most -	 * CFG_FLASH_ERASE_TOUT is as follows. The WSM can be busy +	 * CONFIG_SYS_FLASH_ERASE_TOUT is as follows. The WSM can be busy  	 * because of: (1) erase, (2) program or (3) lock bit  	 * configuration. So we just wait for the longest timeout of  	 * the (1)-(3), i.e. the erase timeout. @@ -341,7 +341,7 @@ static unsigned char intel_sector_protected (flash_info_t *info, ushort sector)  	start = get_timer (0);  	while ((*addr & (FPW) INTEL_FINISHED) != (FPW) INTEL_FINISHED) { -		if (get_timer (start) > CFG_FLASH_ERASE_TOUT) { +		if (get_timer (start) > CONFIG_SYS_FLASH_ERASE_TOUT) {  			*addr = (FPW) INTEL_RESET; /* restore read mode */  			printf("WSM busy too long, can't get prot status\n");  			return 1; @@ -425,7 +425,7 @@ int flash_erase (flash_info_t *info, int s_first, int s_last)  			*addr = (FPW) 0x00D000D0;	/* erase confirm */  			while (((status = *addr) & (FPW) 0x00800080) != (FPW) 0x00800080) { -				if (get_timer(start) > CFG_FLASH_ERASE_TOUT) { +				if (get_timer(start) > CONFIG_SYS_FLASH_ERASE_TOUT) {  					printf ("Timeout\n");  					*addr = (FPW) 0x00B000B0;	/* suspend erase     */  					*addr = (FPW) 0x00FF00FF;	/* reset to read mode */ @@ -560,7 +560,7 @@ static int write_data (flash_info_t *info, ulong dest, FPW data)  	/* wait while polling the status register */  	while (((status = *addr) & (FPW) 0x00800080) != (FPW) 0x00800080) { -		if (get_timer(start) > CFG_FLASH_WRITE_TOUT) { +		if (get_timer(start) > CONFIG_SYS_FLASH_WRITE_TOUT) {  			*addr = (FPW) 0x00FF00FF;	/* restore read mode */  			return (1);  		} @@ -606,7 +606,7 @@ int flash_real_protect (flash_info_t *info, long sector, int prot)  	start = get_timer(0);  	while ((*addr & INTEL_FINISHED) != INTEL_FINISHED) { -		if (get_timer(start) > CFG_FLASH_UNLOCK_TOUT) { +		if (get_timer(start) > CONFIG_SYS_FLASH_UNLOCK_TOUT) {  			printf("Flash lock bit operation timed out\n");  			rc = 1;  			break; @@ -643,7 +643,7 @@ int flash_real_protect (flash_info_t *info, long sector, int prot)  				*addr = INTEL_PROTECT;	/* set */  				while ((*addr & INTEL_FINISHED) != INTEL_FINISHED)  				{ -					if (get_timer(start) > CFG_FLASH_UNLOCK_TOUT) +					if (get_timer(start) > CONFIG_SYS_FLASH_UNLOCK_TOUT)  					{  						printf("Flash lock bit operation timed out\n");  						rc = 1; diff --git a/board/pm520/pm520.c b/board/pm520/pm520.c index 6db93fbb4..9da104173 100644 --- a/board/pm520/pm520.c +++ b/board/pm520/pm520.c @@ -37,7 +37,7 @@  DECLARE_GLOBAL_DATA_PTR; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  static void sdram_start (int hi_addr)  {  	long hi_addr_bit = hi_addr ? 0x01000000 : 0; @@ -80,7 +80,7 @@ static void sdram_start (int hi_addr)  /*   * ATTENTION: Although partially referenced initdram does NOT make real use - *            use of CFG_SDRAM_BASE. The code does not work if CFG_SDRAM_BASE + *            use of CONFIG_SYS_SDRAM_BASE. The code does not work if CONFIG_SYS_SDRAM_BASE   *            is something else than 0x00000000.   */ @@ -89,7 +89,7 @@ phys_size_t initdram (int board_type)  {  	ulong dramsize = 0;  	ulong dramsize2 = 0; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	ulong test1, test2;  	/* setup SDRAM chip selects */ @@ -110,9 +110,9 @@ phys_size_t initdram (int board_type)  	/* find RAM size using SDRAM CS0 only */  	sdram_start(0); -	test1 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000); +	test1 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);  	sdram_start(1); -	test2 = get_ram_size((long *)CFG_SDRAM_BASE, 0x80000000); +	test2 = get_ram_size((long *)CONFIG_SYS_SDRAM_BASE, 0x80000000);  	if (test1 > test2) {  		sdram_start(0);  		dramsize = test1; @@ -138,10 +138,10 @@ phys_size_t initdram (int board_type)  	/* find RAM size using SDRAM CS1 only */  	if (!dramsize)  		sdram_start(0); -	test2 = test1 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000); +	test2 = test1 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);  	if (!dramsize) {  		sdram_start(1); -		test2 = get_ram_size((long *)(CFG_SDRAM_BASE + dramsize), 0x80000000); +		test2 = get_ram_size((long *)(CONFIG_SYS_SDRAM_BASE + dramsize), 0x80000000);  	}  	if (test1 > test2) {  		sdram_start(0); @@ -163,7 +163,7 @@ phys_size_t initdram (int board_type)  		*(vu_long *)MPC5XXX_SDRAM_CS1CFG = dramsize; /* disabled */  	} -#else /* CFG_RAMBOOT */ +#else /* CONFIG_SYS_RAMBOOT */  	/* retrieve size of memory connected to SDRAM CS0 */  	dramsize = *(vu_long *)MPC5XXX_SDRAM_CS0CFG & 0xFF; @@ -181,7 +181,7 @@ phys_size_t initdram (int board_type)  		dramsize2 = 0;  	} -#endif /* CFG_RAMBOOT */ +#endif /* CONFIG_SYS_RAMBOOT */  	return dramsize + dramsize2;  } @@ -191,7 +191,7 @@ phys_size_t initdram (int board_type)  phys_size_t initdram (int board_type)  {  	ulong dramsize = 0; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	ulong test1, test2;  	/* setup and enable SDRAM chip selects */ @@ -210,9 +210,9 @@ phys_size_t initdram (int board_type)  	/* find RAM size */  	sdram_start(0); -	test1 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000); +	test1 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);  	sdram_start(1); -	test2 = get_ram_size((ulong *)CFG_SDRAM_BASE, 0x80000000); +	test2 = get_ram_size((ulong *)CONFIG_SYS_SDRAM_BASE, 0x80000000);  	if (test1 > test2) {  		sdram_start(0);  		dramsize = test1; @@ -223,12 +223,12 @@ phys_size_t initdram (int board_type)  	/* set SDRAM end address according to size */  	*(vu_long *)MPC5XXX_SDRAM_STOP = ((dramsize - 1) >> 15); -#else /* CFG_RAMBOOT */ +#else /* CONFIG_SYS_RAMBOOT */  	/* Retrieve amount of SDRAM available */  	dramsize = ((*(vu_long *)MPC5XXX_SDRAM_STOP + 1) << 15); -#endif /* CFG_RAMBOOT */ +#endif /* CONFIG_SYS_RAMBOOT */  	return dramsize;  } @@ -318,7 +318,7 @@ void ide_set_reset (int idereset)  #if defined(CONFIG_CMD_DOC)  void doc_init (void)  { -	doc_probe (CFG_DOC_BASE); +	doc_probe (CONFIG_SYS_DOC_BASE);  }  #endif |