diff options
Diffstat (limited to 'board/isee')
| -rw-r--r-- | board/isee/igep0020/config.mk | 33 | ||||
| -rw-r--r-- | board/isee/igep0020/igep0020.c | 42 | ||||
| -rw-r--r-- | board/isee/igep0020/igep0020.h | 4 | ||||
| -rw-r--r-- | board/isee/igep0030/config.mk | 33 | ||||
| -rw-r--r-- | board/isee/igep0030/igep0030.c | 42 | ||||
| -rw-r--r-- | board/isee/igep0030/igep0030.h | 4 | 
6 files changed, 90 insertions, 68 deletions
| diff --git a/board/isee/igep0020/config.mk b/board/isee/igep0020/config.mk deleted file mode 100644 index 7964621ac..000000000 --- a/board/isee/igep0020/config.mk +++ /dev/null @@ -1,33 +0,0 @@ -# -# (C) Copyright 2009 -# ISEE 2007 SL, <www.iseebcn.com> -# -# IGEP0020 uses OMAP3 (ARM-CortexA8) cpu -# see http://www.ti.com/ for more information on Texas Instruments -# -# See file CREDITS for list of people who contributed to this -# project. -# -# This program is free software; you can redistribute it and/or -# modify it under the terms of the GNU General Public License as -# published by the Free Software Foundation; either version 2 of -# the License, or (at your option) any later version. -# -# This program is distributed in the hope that it will be useful, -# but WITHOUT ANY WARRANTY; without even the implied warranty of -# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the -# GNU General Public License for more details. -# -# You should have received a copy of the GNU General Public License -# along with this program; if not, write to the Free Software -# Foundation, Inc., 59 Temple Place, Suite 330, Boston, -# MA 02111-1307 USA -# -# Physical Address: -# 8000'0000 (bank0) -# A000/0000 (bank1) -# Linux-Kernel is expected to be at 8000'8000, entry 8000'8000 -# (mem base + reserved) - -# For use with external or internal boots. -CONFIG_SYS_TEXT_BASE = 0x80008000 diff --git a/board/isee/igep0020/igep0020.c b/board/isee/igep0020/igep0020.c index 971e31b5f..a8257a300 100644 --- a/board/isee/igep0020/igep0020.c +++ b/board/isee/igep0020/igep0020.c @@ -58,6 +58,46 @@ int board_init(void)  	return 0;  } +#ifdef CONFIG_SPL_BUILD +/* + * Routine: omap_rev_string + * Description: For SPL builds output board rev + */ +void omap_rev_string(void) +{ +} + +/* + * Routine: get_board_mem_timings + * Description: If we use SPL then there is no x-loader nor config header + * so we have to setup the DDR timings ourself on both banks. + */ +void get_board_mem_timings(u32 *mcfg, u32 *ctrla, u32 *ctrlb, u32 *rfr_ctrl, +		u32 *mr) +{ +	*mr = MICRON_V_MR_165; +#ifdef CONFIG_BOOT_NAND +	*mcfg = MICRON_V_MCFG_200(256 << 20); +	*ctrla = MICRON_V_ACTIMA_200; +	*ctrlb = MICRON_V_ACTIMB_200; +	*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; +#else +	if (get_cpu_family() == CPU_OMAP34XX) { +		*mcfg = NUMONYX_V_MCFG_165(256 << 20); +		*ctrla = NUMONYX_V_ACTIMA_165; +		*ctrlb = NUMONYX_V_ACTIMB_165; +		*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz; + +	} else { +		*mcfg = NUMONYX_V_MCFG_200(256 << 20); +		*ctrla = NUMONYX_V_ACTIMA_200; +		*ctrlb = NUMONYX_V_ACTIMB_200; +		*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; +	} +#endif +} +#endif +  /*   * Routine: setup_net_chip   * Description: Setting up the configuration GPMC registers specific to the @@ -91,7 +131,7 @@ static void setup_net_chip(void)  }  #endif -#ifdef CONFIG_GENERIC_MMC +#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)  int board_mmc_init(bd_t *bis)  {  	omap_mmc_init(0, 0, 0); diff --git a/board/isee/igep0020/igep0020.h b/board/isee/igep0020/igep0020.h index 3d6e15fb7..3335ecc78 100644 --- a/board/isee/igep0020/igep0020.h +++ b/board/isee/igep0020/igep0020.h @@ -26,7 +26,11 @@  const omap3_sysinfo sysinfo = {  	DDR_STACKED,  	"IGEP v2 board", +#if defined(CONFIG_ENV_IS_IN_ONENAND)  	"ONENAND", +#else +	"NAND", +#endif  };  static void setup_net_chip(void); diff --git a/board/isee/igep0030/config.mk b/board/isee/igep0030/config.mk deleted file mode 100644 index 059a8787f..000000000 --- a/board/isee/igep0030/config.mk +++ /dev/null @@ -1,33 +0,0 @@ -# -# (C) Copyright 2009 -# ISEE 2007 SL, <www.iseebcn.com> -# -# IGEP0030 uses OMAP3 (ARM-CortexA8) cpu -# see http://www.ti.com/ for more information on Texas Instruments -# -# See file CREDITS for list of people who contributed to this -# project. -# -# This program is free software; you can redistribute it and/or -# modify it under the terms of the GNU General Public License as -# published by the Free Software Foundation; either version 2 of -# the License, or (at your option) any later version. -# -# This program is distributed in the hope that it will be useful, -# but WITHOUT ANY WARRANTY; without even the implied warranty of -# MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the -# GNU General Public License for more details. -# -# You should have received a copy of the GNU General Public License -# along with this program; if not, write to the Free Software -# Foundation, Inc., 59 Temple Place, Suite 330, Boston, -# MA 02111-1307 USA -# -# Physical Address: -# 8000'0000 (bank0) -# A000/0000 (bank1) -# Linux-Kernel is expected to be at 8000'8000, entry 8000'8000 -# (mem base + reserved) - -# For use with external or internal boots. -CONFIG_SYS_TEXT_BASE = 0x80008000 diff --git a/board/isee/igep0030/igep0030.c b/board/isee/igep0030/igep0030.c index 653c1b5ab..107cb7f8e 100644 --- a/board/isee/igep0030/igep0030.c +++ b/board/isee/igep0030/igep0030.c @@ -45,7 +45,47 @@ int board_init(void)  	return 0;  } -#ifdef CONFIG_GENERIC_MMC +#ifdef CONFIG_SPL_BUILD +/* + * Routine: omap_rev_string + * Description: For SPL builds output board rev + */ +void omap_rev_string(void) +{ +} + +/* + * Routine: get_board_mem_timings + * Description: If we use SPL then there is no x-loader nor config header + * so we have to setup the DDR timings ourself on both banks. + */ +void get_board_mem_timings(u32 *mcfg, u32 *ctrla, u32 *ctrlb, u32 *rfr_ctrl, +			   u32 *mr) +{ +	*mr = MICRON_V_MR_165; +#ifdef CONFIG_BOOT_NAND +	*mcfg = MICRON_V_MCFG_200(256 << 20); +	*ctrla = MICRON_V_ACTIMA_200; +	*ctrlb = MICRON_V_ACTIMB_200; +	*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; +#else +	if (get_cpu_family() == CPU_OMAP34XX) { +		*mcfg = NUMONYX_V_MCFG_165(256 << 20); +		*ctrla = NUMONYX_V_ACTIMA_165; +		*ctrlb = NUMONYX_V_ACTIMB_165; +		*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_165MHz; + +	} else { +		*mcfg = NUMONYX_V_MCFG_200(256 << 20); +		*ctrla = NUMONYX_V_ACTIMA_200; +		*ctrlb = NUMONYX_V_ACTIMB_200; +		*rfr_ctrl = SDP_3430_SDRC_RFR_CTRL_200MHz; +	} +#endif +} +#endif + +#if defined(CONFIG_GENERIC_MMC) && !defined(CONFIG_SPL_BUILD)  int board_mmc_init(bd_t *bis)  {  	omap_mmc_init(0, 0, 0); diff --git a/board/isee/igep0030/igep0030.h b/board/isee/igep0030/igep0030.h index b7ce5aa66..a93339daa 100644 --- a/board/isee/igep0030/igep0030.h +++ b/board/isee/igep0030/igep0030.h @@ -26,7 +26,11 @@  const omap3_sysinfo sysinfo = {  	DDR_STACKED,  	"OMAP3 IGEP module", +#if defined(CONFIG_ENV_IS_IN_ONENAND)  	"ONENAND", +#else +	"NAND", +#endif  };  /* |