diff options
Diffstat (limited to 'board/icecube/icecube.c')
| -rw-r--r-- | board/icecube/icecube.c | 34 | 
1 files changed, 30 insertions, 4 deletions
diff --git a/board/icecube/icecube.c b/board/icecube/icecube.c index 1f1a74ce3..4f056b2fa 100644 --- a/board/icecube/icecube.c +++ b/board/icecube/icecube.c @@ -27,13 +27,17 @@  #include <common.h>  #include <mpc5xxx.h>  #include <pci.h> +#include <asm/processor.h> -#if defined(CONFIG_MPC5200_DDR) -#include "mt46v16m16-75.h" +#if defined(CONFIG_LITE5200B) +#include "mt46v32m16.h"  #else +# if defined(CONFIG_MPC5200_DDR) +#  include "mt46v16m16-75.h" +# else  #include "mt48lc16m16a2-75.h" +# endif  #endif -  #ifndef CFG_RAMBOOT  static void sdram_start (int hi_addr)  { @@ -86,6 +90,8 @@ long int initdram (int board_type)  {  	ulong dramsize = 0;  	ulong dramsize2 = 0; +	uint svr, pvr; +  #ifndef CFG_RAMBOOT  	ulong test1, test2; @@ -180,6 +186,24 @@ long int initdram (int board_type)  #endif /* CFG_RAMBOOT */ +	/* +	 * On MPC5200B we need to set the special configuration delay in the +	 * DDR controller. Please refer to Freescale's AN3221 "MPC5200B SDRAM +	 * Initialization and Configuration", 3.3.1 SDelay--MBAR + 0x0190: +	 * +	 * "The SDelay should be written to a value of 0x00000004. It is +	 * required to account for changes caused by normal wafer processing +	 * parameters." +	 */ +	svr = get_svr(); +	pvr = get_pvr(); +	if ((SVR_MJREV(svr) >= 2) && +	    (PVR_MAJ(pvr) == 1) && (PVR_MIN(pvr) == 4)) { + +		*(vu_long *)MPC5XXX_SDRAM_SDELAY = 0x04; +		__asm__ volatile ("sync"); +	} +  	return dramsize + dramsize2;  } @@ -236,7 +260,9 @@ long int initdram (int board_type)  int checkboard (void)  { -#if defined(CONFIG_MPC5200) +#if defined (CONFIG_LITE5200B) +	puts ("Board: Freescale Lite5200B\n"); +#elif defined(CONFIG_MPC5200)  	puts ("Board: Motorola MPC5200 (IceCube)\n");  #elif defined(CONFIG_MGT5100)  	puts ("Board: Motorola MGT5100 (IceCube)\n");  |