diff options
Diffstat (limited to 'board/freescale/mpc8536ds/mpc8536ds.c')
| -rw-r--r-- | board/freescale/mpc8536ds/mpc8536ds.c | 144 | 
1 files changed, 72 insertions, 72 deletions
| diff --git a/board/freescale/mpc8536ds/mpc8536ds.c b/board/freescale/mpc8536ds/mpc8536ds.c index 3066b24de..f634e1765 100644 --- a/board/freescale/mpc8536ds/mpc8536ds.c +++ b/board/freescale/mpc8536ds/mpc8536ds.c @@ -86,34 +86,34 @@ initdram(int board_type)  phys_size_t fixed_sdram (void)  { -	volatile immap_t *immap = (immap_t *)CFG_IMMR; +	volatile immap_t *immap = (immap_t *)CONFIG_SYS_IMMR;  	volatile ccsr_ddr_t *ddr= &immap->im_ddr;  	uint d_init; -	ddr->cs0_bnds = CFG_DDR_CS0_BNDS; -	ddr->cs0_config = CFG_DDR_CS0_CONFIG; +	ddr->cs0_bnds = CONFIG_SYS_DDR_CS0_BNDS; +	ddr->cs0_config = CONFIG_SYS_DDR_CS0_CONFIG; -	ddr->timing_cfg_3 = CFG_DDR_TIMING_3; -	ddr->timing_cfg_0 = CFG_DDR_TIMING_0; -	ddr->timing_cfg_1 = CFG_DDR_TIMING_1; -	ddr->timing_cfg_2 = CFG_DDR_TIMING_2; -	ddr->sdram_mode = CFG_DDR_MODE_1; -	ddr->sdram_mode_2 = CFG_DDR_MODE_2; -	ddr->sdram_interval = CFG_DDR_INTERVAL; -	ddr->sdram_data_init = CFG_DDR_DATA_INIT; -	ddr->sdram_clk_cntl = CFG_DDR_CLK_CTRL; -	ddr->sdram_cfg_2 = CFG_DDR_CONTROL2; +	ddr->timing_cfg_3 = CONFIG_SYS_DDR_TIMING_3; +	ddr->timing_cfg_0 = CONFIG_SYS_DDR_TIMING_0; +	ddr->timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; +	ddr->timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2; +	ddr->sdram_mode = CONFIG_SYS_DDR_MODE_1; +	ddr->sdram_mode_2 = CONFIG_SYS_DDR_MODE_2; +	ddr->sdram_interval = CONFIG_SYS_DDR_INTERVAL; +	ddr->sdram_data_init = CONFIG_SYS_DDR_DATA_INIT; +	ddr->sdram_clk_cntl = CONFIG_SYS_DDR_CLK_CTRL; +	ddr->sdram_cfg_2 = CONFIG_SYS_DDR_CONTROL2;  #if defined (CONFIG_DDR_ECC) -	ddr->err_int_en = CFG_DDR_ERR_INT_EN; -	ddr->err_disable = CFG_DDR_ERR_DIS; -	ddr->err_sbe = CFG_DDR_SBE; +	ddr->err_int_en = CONFIG_SYS_DDR_ERR_INT_EN; +	ddr->err_disable = CONFIG_SYS_DDR_ERR_DIS; +	ddr->err_sbe = CONFIG_SYS_DDR_SBE;  #endif  	asm("sync;isync");  	udelay(500); -	ddr->sdram_cfg = CFG_DDR_CONTROL; +	ddr->sdram_cfg = CONFIG_SYS_DDR_CONTROL;  #if defined(CONFIG_ECC_INIT_VIA_DDRCONTROLLER)  	d_init = 1; @@ -156,7 +156,7 @@ int first_free_busno=0;  void  pci_init_board(void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  	uint devdisr = gur->devdisr;  	uint sdrs2_io_sel =  		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; @@ -176,7 +176,7 @@ pci_init_board(void)  #ifdef CONFIG_PCIE3  { -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE3_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pcie3_hose;  	int pcie_ep = (host_agent == 1); @@ -194,23 +194,23 @@ pci_init_board(void)  		/* inbound */  		pci_set_region(hose->regions + 0, -			       CFG_PCI_MEMORY_BUS, -			       CFG_PCI_MEMORY_PHYS, -			       CFG_PCI_MEMORY_SIZE, +			       CONFIG_SYS_PCI_MEMORY_BUS, +			       CONFIG_SYS_PCI_MEMORY_PHYS, +			       CONFIG_SYS_PCI_MEMORY_SIZE,  			       PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region(hose->regions + 1, -			       CFG_PCIE3_MEM_BASE, -			       CFG_PCIE3_MEM_PHYS, -			       CFG_PCIE3_MEM_SIZE, +			       CONFIG_SYS_PCIE3_MEM_BASE, +			       CONFIG_SYS_PCIE3_MEM_PHYS, +			       CONFIG_SYS_PCIE3_MEM_SIZE,  			       PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(hose->regions + 2, -			       CFG_PCIE3_IO_BASE, -			       CFG_PCIE3_IO_PHYS, -			       CFG_PCIE3_IO_SIZE, +			       CONFIG_SYS_PCIE3_IO_BASE, +			       CONFIG_SYS_PCIE3_IO_PHYS, +			       CONFIG_SYS_PCIE3_IO_SIZE,  			       PCI_REGION_IO);  		hose->region_count = 3; @@ -234,7 +234,7 @@ pci_init_board(void)  #ifdef CONFIG_PCIE1   { -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE1_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pcie1_hose;  	int pcie_ep = (host_agent == 5); @@ -253,32 +253,32 @@ pci_init_board(void)  		/* inbound */  		pci_set_region(hose->regions + 0, -			       CFG_PCI_MEMORY_BUS, -			       CFG_PCI_MEMORY_PHYS, -			       CFG_PCI_MEMORY_SIZE, +			       CONFIG_SYS_PCI_MEMORY_BUS, +			       CONFIG_SYS_PCI_MEMORY_PHYS, +			       CONFIG_SYS_PCI_MEMORY_SIZE,  			       PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region(hose->regions + 1, -			       CFG_PCIE1_MEM_BASE, -			       CFG_PCIE1_MEM_PHYS, -			       CFG_PCIE1_MEM_SIZE, +			       CONFIG_SYS_PCIE1_MEM_BASE, +			       CONFIG_SYS_PCIE1_MEM_PHYS, +			       CONFIG_SYS_PCIE1_MEM_SIZE,  			       PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(hose->regions + 2, -			       CFG_PCIE1_IO_BASE, -			       CFG_PCIE1_IO_PHYS, -			       CFG_PCIE1_IO_SIZE, +			       CONFIG_SYS_PCIE1_IO_BASE, +			       CONFIG_SYS_PCIE1_IO_PHYS, +			       CONFIG_SYS_PCIE1_IO_SIZE,  			       PCI_REGION_IO);  		hose->region_count = 3; -#ifdef CFG_PCIE1_MEM_BASE2 +#ifdef CONFIG_SYS_PCIE1_MEM_BASE2  		/* outbound memory */  		pci_set_region(hose->regions + 3, -			       CFG_PCIE1_MEM_BASE2, -			       CFG_PCIE1_MEM_PHYS2, -			       CFG_PCIE1_MEM_SIZE2, +			       CONFIG_SYS_PCIE1_MEM_BASE2, +			       CONFIG_SYS_PCIE1_MEM_PHYS2, +			       CONFIG_SYS_PCIE1_MEM_SIZE2,  			       PCI_REGION_MEM);  		hose->region_count++;  #endif @@ -303,7 +303,7 @@ pci_init_board(void)  #ifdef CONFIG_PCIE2   { -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCIE2_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pcie2_hose;  	int pcie_ep = (host_agent == 3); @@ -321,32 +321,32 @@ pci_init_board(void)  		/* inbound */  		pci_set_region(hose->regions + 0, -			       CFG_PCI_MEMORY_BUS, -			       CFG_PCI_MEMORY_PHYS, -			       CFG_PCI_MEMORY_SIZE, +			       CONFIG_SYS_PCI_MEMORY_BUS, +			       CONFIG_SYS_PCI_MEMORY_PHYS, +			       CONFIG_SYS_PCI_MEMORY_SIZE,  			       PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region(hose->regions + 1, -			       CFG_PCIE2_MEM_BASE, -			       CFG_PCIE2_MEM_PHYS, -			       CFG_PCIE2_MEM_SIZE, +			       CONFIG_SYS_PCIE2_MEM_BASE, +			       CONFIG_SYS_PCIE2_MEM_PHYS, +			       CONFIG_SYS_PCIE2_MEM_SIZE,  			       PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(hose->regions + 2, -			       CFG_PCIE2_IO_BASE, -			       CFG_PCIE2_IO_PHYS, -			       CFG_PCIE2_IO_SIZE, +			       CONFIG_SYS_PCIE2_IO_BASE, +			       CONFIG_SYS_PCIE2_IO_PHYS, +			       CONFIG_SYS_PCIE2_IO_SIZE,  			       PCI_REGION_IO);  		hose->region_count = 3; -#ifdef CFG_PCIE2_MEM_BASE2 +#ifdef CONFIG_SYS_PCIE2_MEM_BASE2  		/* outbound memory */  		pci_set_region(hose->regions + 3, -			       CFG_PCIE2_MEM_BASE2, -			       CFG_PCIE2_MEM_PHYS2, -			       CFG_PCIE2_MEM_SIZE2, +			       CONFIG_SYS_PCIE2_MEM_BASE2, +			       CONFIG_SYS_PCIE2_MEM_PHYS2, +			       CONFIG_SYS_PCIE2_MEM_SIZE2,  			       PCI_REGION_MEM);  		hose->region_count++;  #endif @@ -370,7 +370,7 @@ pci_init_board(void)  #ifdef CONFIG_PCI1  { -	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CFG_PCI1_ADDR; +	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCI1_ADDR;  	extern void fsl_pci_init(struct pci_controller *hose);  	struct pci_controller *hose = &pci1_hose; @@ -394,31 +394,31 @@ pci_init_board(void)  		/* inbound */  		pci_set_region(hose->regions + 0, -			       CFG_PCI_MEMORY_BUS, -			       CFG_PCI_MEMORY_PHYS, -			       CFG_PCI_MEMORY_SIZE, +			       CONFIG_SYS_PCI_MEMORY_BUS, +			       CONFIG_SYS_PCI_MEMORY_PHYS, +			       CONFIG_SYS_PCI_MEMORY_SIZE,  			       PCI_REGION_MEM | PCI_REGION_MEMORY);  		/* outbound memory */  		pci_set_region(hose->regions + 1, -			       CFG_PCI1_MEM_BASE, -			       CFG_PCI1_MEM_PHYS, -			       CFG_PCI1_MEM_SIZE, +			       CONFIG_SYS_PCI1_MEM_BASE, +			       CONFIG_SYS_PCI1_MEM_PHYS, +			       CONFIG_SYS_PCI1_MEM_SIZE,  			       PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(hose->regions + 2, -			       CFG_PCI1_IO_BASE, -			       CFG_PCI1_IO_PHYS, -			       CFG_PCI1_IO_SIZE, +			       CONFIG_SYS_PCI1_IO_BASE, +			       CONFIG_SYS_PCI1_IO_PHYS, +			       CONFIG_SYS_PCI1_IO_SIZE,  			       PCI_REGION_IO);  		hose->region_count = 3; -#ifdef CFG_PCI1_MEM_BASE2 +#ifdef CONFIG_SYS_PCI1_MEM_BASE2  		/* outbound memory */  		pci_set_region(hose->regions + 3, -			       CFG_PCI1_MEM_BASE2, -			       CFG_PCI1_MEM_PHYS2, -			       CFG_PCI1_MEM_SIZE2, +			       CONFIG_SYS_PCI1_MEM_BASE2, +			       CONFIG_SYS_PCI1_MEM_PHYS2, +			       CONFIG_SYS_PCI1_MEM_SIZE2,  			       PCI_REGION_MEM);  		hose->region_count++;  #endif @@ -442,7 +442,7 @@ pci_init_board(void)  int board_early_init_r(void)  {  	unsigned int i; -	const unsigned int flashbase = CFG_FLASH_BASE; +	const unsigned int flashbase = CONFIG_SYS_FLASH_BASE;  	const u8 flash_esel = 1;  	/* @@ -610,7 +610,7 @@ get_board_ddr_clk(ulong dummy)  int is_sata_supported(void)  { -	volatile ccsr_gur_t *gur = (void *)(CFG_MPC85xx_GUTS_ADDR); +	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  	uint devdisr = gur->devdisr;  	uint sdrs2_io_sel =  		(gur->pordevsr & MPC85xx_PORDEVSR_SRDS2_IO_SEL) >> 27; |