diff options
Diffstat (limited to 'board/freescale/mpc8349itx')
| -rw-r--r-- | board/freescale/mpc8349itx/mpc8349itx.c | 64 | ||||
| -rw-r--r-- | board/freescale/mpc8349itx/pci.c | 70 | 
2 files changed, 67 insertions, 67 deletions
| diff --git a/board/freescale/mpc8349itx/mpc8349itx.c b/board/freescale/mpc8349itx/mpc8349itx.c index 0a20e2bba..3169536d6 100644 --- a/board/freescale/mpc8349itx/mpc8349itx.c +++ b/board/freescale/mpc8349itx/mpc8349itx.c @@ -42,11 +42,11 @@   ************************************************************************/  int fixed_sdram(void)  { -	volatile immap_t *im = (immap_t *) CFG_IMMR; +	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;  	u32 ddr_size;		/* The size of RAM, in bytes */  	u32 ddr_size_log2 = 0; -	for (ddr_size = CFG_DDR_SIZE * 0x100000; ddr_size > 1; ddr_size >>= 1) { +	for (ddr_size = CONFIG_SYS_DDR_SIZE * 0x100000; ddr_size > 1; ddr_size >>= 1) {  		if (ddr_size & 1) {  			return -1;  		} @@ -55,11 +55,11 @@ int fixed_sdram(void)  	im->sysconf.ddrlaw[0].ar =  	    LAWAR_EN | ((ddr_size_log2 - 1) & LAWAR_SIZE); -	im->sysconf.ddrlaw[0].bar = CFG_DDR_SDRAM_BASE & 0xfffff000; +	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_SDRAM_BASE & 0xfffff000;  	/* Only one CS0 for DDR */  	im->ddr.csbnds[0].csbnds = 0x0000000f; -	im->ddr.cs_config[0] = CFG_DDR_CONFIG; +	im->ddr.cs_config[0] = CONFIG_SYS_DDR_CONFIG;  	debug("cs0_bnds = 0x%08x\n", im->ddr.csbnds[0].csbnds);  	debug("cs0_config = 0x%08x\n", im->ddr.cs_config[0]); @@ -67,15 +67,15 @@ int fixed_sdram(void)  	debug("DDR:bar=0x%08x\n", im->sysconf.ddrlaw[0].bar);  	debug("DDR:ar=0x%08x\n", im->sysconf.ddrlaw[0].ar); -	im->ddr.timing_cfg_1 = CFG_DDR_TIMING_1; -	im->ddr.timing_cfg_2 = CFG_DDR_TIMING_2;/* Was "2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT" */ +	im->ddr.timing_cfg_1 = CONFIG_SYS_DDR_TIMING_1; +	im->ddr.timing_cfg_2 = CONFIG_SYS_DDR_TIMING_2;/* Was "2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT" */  	im->ddr.sdram_cfg = SDRAM_CFG_SREN | SDRAM_CFG_SDRAM_TYPE_DDR1;  	im->ddr.sdram_mode =  	    (0x0000 << SDRAM_MODE_ESD_SHIFT) | (0x0032 << SDRAM_MODE_SD_SHIFT);  	im->ddr.sdram_interval =  	    (0x0410 << SDRAM_INTERVAL_REFINT_SHIFT) | (0x0100 <<  						       SDRAM_INTERVAL_BSTOPRE_SHIFT); -	im->ddr.sdram_clk_cntl = CFG_DDR_SDRAM_CLK_CNTL; +	im->ddr.sdram_clk_cntl = CONFIG_SYS_DDR_SDRAM_CLK_CNTL;  	udelay(200); @@ -87,7 +87,7 @@ int fixed_sdram(void)  	debug("DDR:sdram_interval=0x%08x\n", im->ddr.sdram_interval);  	debug("DDR:sdram_cfg=0x%08x\n", im->ddr.sdram_cfg); -	return CFG_DDR_SIZE; +	return CONFIG_SYS_DDR_SIZE;  }  #endif @@ -130,7 +130,7 @@ volatile static struct pci_controller hose[] = {  phys_size_t initdram(int board_type)  { -	volatile immap_t *im = (immap_t *) CFG_IMMR; +	volatile immap_t *im = (immap_t *) CONFIG_SYS_IMMR;  	u32 msize = 0;  #ifdef CONFIG_DDR_ECC  	volatile ddr83xx_t *ddr = &im->ddr; @@ -140,7 +140,7 @@ phys_size_t initdram(int board_type)  		return -1;  	/* DDR SDRAM - Main SODIMM */ -	im->sysconf.ddrlaw[0].bar = CFG_DDR_BASE & LAWBAR_BAR; +	im->sysconf.ddrlaw[0].bar = CONFIG_SYS_DDR_BASE & LAWBAR_BAR;  #ifdef CONFIG_SPD_EEPROM  	msize = spd_sdram();  #else @@ -196,7 +196,7 @@ int misc_init_f(void)  	   don't enable compact flash for U-Boot.  	 */ -	vsc7385_cpuctrl = (volatile u32 *)(CFG_VSC7385_BASE + 0x1c0c0); +	vsc7385_cpuctrl = (volatile u32 *)(CONFIG_SYS_VSC7385_BASE + 0x1c0c0);  	*vsc7385_cpuctrl |= 0x0c;  #endif @@ -220,11 +220,11 @@ int misc_init_f(void)  		0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01,  		0xfffffc00, 0xfffffc00, 0xfffffc00, 0xfffffc01  	}; -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile lbus83xx_t *lbus = &immap->lbus; -	lbus->bank[3].br = CFG_BR3_PRELIM; -	lbus->bank[3].or = CFG_OR3_PRELIM; +	lbus->bank[3].br = CONFIG_SYS_BR3_PRELIM; +	lbus->bank[3].or = CONFIG_SYS_OR3_PRELIM;  	/* Program the MAMR. RFEN=0, OP=00, UWPL=1, AM=000, DS=01, G0CL=000,  	   GPL4=0, RLF=0001, WLF=0001, TLF=0001, MAD=000000 @@ -265,26 +265,26 @@ int misc_init_r(void)  	unsigned int orig_bus = i2c_get_bus_num();  	u8 i2c_data; -#ifdef CFG_I2C_RTC_ADDR +#ifdef CONFIG_SYS_I2C_RTC_ADDR  	u8 ds1339_data[17];  #endif -#ifdef CFG_I2C_EEPROM_ADDR +#ifdef CONFIG_SYS_I2C_EEPROM_ADDR  	static u8 eeprom_data[] =	/* HRCW data */  	{  		0xAA, 0x55, 0xAA,       /* Preamble */  		0x7C,		        /* ACS=0, BYTE_EN=1111, CONT=1 */  		0x02, 0x40,	        /* RCWL ADDR=0x0_0900 */ -		(CFG_HRCW_LOW >> 24) & 0xFF, -		(CFG_HRCW_LOW >> 16) & 0xFF, -		(CFG_HRCW_LOW >> 8) & 0xFF, -		CFG_HRCW_LOW & 0xFF, +		(CONFIG_SYS_HRCW_LOW >> 24) & 0xFF, +		(CONFIG_SYS_HRCW_LOW >> 16) & 0xFF, +		(CONFIG_SYS_HRCW_LOW >> 8) & 0xFF, +		CONFIG_SYS_HRCW_LOW & 0xFF,  		0x7C,		        /* ACS=0, BYTE_EN=1111, CONT=1 */  		0x02, 0x41,	        /* RCWH ADDR=0x0_0904 */ -		(CFG_HRCW_HIGH >> 24) & 0xFF, -		(CFG_HRCW_HIGH >> 16) & 0xFF, -		(CFG_HRCW_HIGH >> 8) & 0xFF, -		CFG_HRCW_HIGH & 0xFF +		(CONFIG_SYS_HRCW_HIGH >> 24) & 0xFF, +		(CONFIG_SYS_HRCW_HIGH >> 16) & 0xFF, +		(CONFIG_SYS_HRCW_HIGH >> 8) & 0xFF, +		CONFIG_SYS_HRCW_HIGH & 0xFF  	};  	u8 data[sizeof(eeprom_data)]; @@ -292,22 +292,22 @@ int misc_init_r(void)  	printf("Board revision: ");  	i2c_set_bus_num(1); -	if (i2c_read(CFG_I2C_8574A_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0) +	if (i2c_read(CONFIG_SYS_I2C_8574A_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0)  		printf("%u.%u (PCF8475A)\n", (i2c_data & 0x02) >> 1, i2c_data & 0x01); -	else if (i2c_read(CFG_I2C_8574_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0) +	else if (i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, &i2c_data, sizeof(i2c_data)) == 0)  		printf("%u.%u (PCF8475)\n",  (i2c_data & 0x02) >> 1, i2c_data & 0x01);  	else {  		printf("Unknown\n");  		rc = 1;  	} -#ifdef CFG_I2C_EEPROM_ADDR +#ifdef CONFIG_SYS_I2C_EEPROM_ADDR  	i2c_set_bus_num(0); -	if (i2c_read(CFG_I2C_EEPROM_ADDR, 0, 2, data, sizeof(data)) == 0) { +	if (i2c_read(CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, data, sizeof(data)) == 0) {  		if (memcmp(data, eeprom_data, sizeof(data)) != 0) {  			if (i2c_write -			    (CFG_I2C_EEPROM_ADDR, 0, 2, eeprom_data, +			    (CONFIG_SYS_I2C_EEPROM_ADDR, 0, 2, eeprom_data,  			     sizeof(eeprom_data)) != 0) {  				puts("Failure writing the HRCW to EEPROM via I2C.\n");  				rc = 1; @@ -319,10 +319,10 @@ int misc_init_r(void)  	}  #endif -#ifdef CFG_I2C_RTC_ADDR +#ifdef CONFIG_SYS_I2C_RTC_ADDR  	i2c_set_bus_num(1); -	if (i2c_read(CFG_I2C_RTC_ADDR, 0, 1, ds1339_data, sizeof(ds1339_data)) +	if (i2c_read(CONFIG_SYS_I2C_RTC_ADDR, 0, 1, ds1339_data, sizeof(ds1339_data))  	    == 0) {  		/* Work-around for MPC8349E-mITX bug #13601. @@ -366,7 +366,7 @@ int misc_init_r(void)  		 */  		if (i2c_write -		    (CFG_I2C_RTC_ADDR, 0, 1, ds1339_data, +		    (CONFIG_SYS_I2C_RTC_ADDR, 0, 1, ds1339_data,  		     sizeof(ds1339_data))) {  			puts("Failure writing to the RTC via I2C.\n");  			rc = 1; diff --git a/board/freescale/mpc8349itx/pci.c b/board/freescale/mpc8349itx/pci.c index d33edf367..fd2c172de 100644 --- a/board/freescale/mpc8349itx/pci.c +++ b/board/freescale/mpc8349itx/pci.c @@ -37,8 +37,8 @@  DECLARE_GLOBAL_DATA_PTR;  /* System RAM mapped to PCI space */ -#define CONFIG_PCI_SYS_MEM_BUS	CFG_SDRAM_BASE -#define CONFIG_PCI_SYS_MEM_PHYS	CFG_SDRAM_BASE +#define CONFIG_PCI_SYS_MEM_BUS	CONFIG_SYS_SDRAM_BASE +#define CONFIG_PCI_SYS_MEM_PHYS	CONFIG_SYS_SDRAM_BASE  #ifndef CONFIG_PCI_PNP  static struct pci_config_table pci_mpc8349itx_config_table[] = { @@ -92,7 +92,7 @@ void pci_init_board(void)  	u32 dev;  	struct pci_controller *hose; -	immr = (immap_t *) CFG_IMMR; +	immr = (immap_t *) CONFIG_SYS_IMMR;  	clk = (clk83xx_t *) & immr->clk;  	pci_law = immr->sysconf.pcilaw;  	pci_pot = immr->ios.pot; @@ -111,8 +111,8 @@ void pci_init_board(void)  #ifdef CONFIG_HARD_I2C  	i2c_set_bus_num(1);  	/* Read the PCI_M66EN jumper setting */ -	if ((i2c_read(CFG_I2C_8574_ADDR2, 0, 0, ®8, sizeof(reg8)) == 0) || -	    (i2c_read(CFG_I2C_8574A_ADDR2, 0, 0, ®8, sizeof(reg8)) == 0)) { +	if ((i2c_read(CONFIG_SYS_I2C_8574_ADDR2, 0, 0, ®8, sizeof(reg8)) == 0) || +	    (i2c_read(CONFIG_SYS_I2C_8574A_ADDR2, 0, 0, ®8, sizeof(reg8)) == 0)) {  		if (reg8 & I2C_8574_PCI66)  			clk->occr = 0xff000000;	/* 66 MHz PCI */  		else @@ -150,10 +150,10 @@ void pci_init_board(void)  	/*  	 * Configure PCI Local Access Windows  	 */ -	pci_law[0].bar = CFG_PCI1_MEM_PHYS & LAWBAR_BAR; +	pci_law[0].bar = CONFIG_SYS_PCI1_MEM_PHYS & LAWBAR_BAR;  	pci_law[0].ar = LAWAR_EN | LAWAR_SIZE_1G; -	pci_law[1].bar = CFG_PCI1_IO_PHYS & LAWBAR_BAR; +	pci_law[1].bar = CONFIG_SYS_PCI1_IO_PHYS & LAWBAR_BAR;  	pci_law[1].ar = LAWAR_EN | LAWAR_SIZE_32M;  	/* @@ -161,18 +161,18 @@ void pci_init_board(void)  	 */  	/* PCI1 mem space - prefetch */ -	pci_pot[0].potar = (CFG_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[0].pobar = (CFG_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[0].potar = (CONFIG_SYS_PCI1_MEM_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[0].pobar = (CONFIG_SYS_PCI1_MEM_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[0].pocmr = POCMR_EN | POCMR_PREFETCH_EN | POCMR_CM_256M;  	/* PCI1 IO space */ -	pci_pot[1].potar = (CFG_PCI1_IO_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[1].pobar = (CFG_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[1].potar = (CONFIG_SYS_PCI1_IO_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[1].pobar = (CONFIG_SYS_PCI1_IO_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[1].pocmr = POCMR_EN | POCMR_IO | POCMR_CM_16M;  	/* PCI1 mmio - non-prefetch mem space */ -	pci_pot[2].potar = (CFG_PCI1_MMIO_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[2].pobar = (CFG_PCI1_MMIO_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[2].potar = (CONFIG_SYS_PCI1_MMIO_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[2].pobar = (CONFIG_SYS_PCI1_MMIO_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[2].pocmr = POCMR_EN | POCMR_CM_256M;  	/* @@ -192,19 +192,19 @@ void pci_init_board(void)  	/* PCI memory prefetch space */  	pci_set_region(hose->regions + 0, -		       CFG_PCI1_MEM_BASE, -		       CFG_PCI1_MEM_PHYS, -		       CFG_PCI1_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH); +		       CONFIG_SYS_PCI1_MEM_BASE, +		       CONFIG_SYS_PCI1_MEM_PHYS, +		       CONFIG_SYS_PCI1_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);  	/* PCI memory space */  	pci_set_region(hose->regions + 1, -		       CFG_PCI1_MMIO_BASE, -		       CFG_PCI1_MMIO_PHYS, CFG_PCI1_MMIO_SIZE, PCI_REGION_MEM); +		       CONFIG_SYS_PCI1_MMIO_BASE, +		       CONFIG_SYS_PCI1_MMIO_PHYS, CONFIG_SYS_PCI1_MMIO_SIZE, PCI_REGION_MEM);  	/* PCI IO space */  	pci_set_region(hose->regions + 2, -		       CFG_PCI1_IO_BASE, -		       CFG_PCI1_IO_PHYS, CFG_PCI1_IO_SIZE, PCI_REGION_IO); +		       CONFIG_SYS_PCI1_IO_BASE, +		       CONFIG_SYS_PCI1_IO_PHYS, CONFIG_SYS_PCI1_IO_SIZE, PCI_REGION_IO);  	/* System memory space */  	pci_set_region(hose->regions + 3, @@ -215,7 +215,7 @@ void pci_init_board(void)  	hose->region_count = 4;  	pci_setup_indirect(hose, -			   (CFG_IMMR + 0x8300), (CFG_IMMR + 0x8304)); +			   (CONFIG_SYS_IMMR + 0x8300), (CONFIG_SYS_IMMR + 0x8304));  	pci_register_hose(hose); @@ -251,18 +251,18 @@ void pci_init_board(void)  	 */  	/* PCI2 mem space - prefetch */ -	pci_pot[3].potar = (CFG_PCI2_MEM_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[3].pobar = (CFG_PCI2_MEM_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[3].potar = (CONFIG_SYS_PCI2_MEM_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[3].pobar = (CONFIG_SYS_PCI2_MEM_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[3].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_PREFETCH_EN | POCMR_CM_256M;  	/* PCI2 IO space */ -	pci_pot[4].potar = (CFG_PCI2_IO_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[4].pobar = (CFG_PCI2_IO_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[4].potar = (CONFIG_SYS_PCI2_IO_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[4].pobar = (CONFIG_SYS_PCI2_IO_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[4].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_IO | POCMR_CM_16M;  	/* PCI2 mmio - non-prefetch mem space */ -	pci_pot[5].potar = (CFG_PCI2_MMIO_BASE >> 12) & POTAR_TA_MASK; -	pci_pot[5].pobar = (CFG_PCI2_MMIO_PHYS >> 12) & POBAR_BA_MASK; +	pci_pot[5].potar = (CONFIG_SYS_PCI2_MMIO_BASE >> 12) & POTAR_TA_MASK; +	pci_pot[5].pobar = (CONFIG_SYS_PCI2_MMIO_PHYS >> 12) & POBAR_BA_MASK;  	pci_pot[5].pocmr = POCMR_EN | POCMR_PCI2 | POCMR_CM_256M;  	/* @@ -283,19 +283,19 @@ void pci_init_board(void)  	/* PCI memory prefetch space */  	pci_set_region(hose->regions + 0, -		       CFG_PCI2_MEM_BASE, -		       CFG_PCI2_MEM_PHYS, -		       CFG_PCI2_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH); +		       CONFIG_SYS_PCI2_MEM_BASE, +		       CONFIG_SYS_PCI2_MEM_PHYS, +		       CONFIG_SYS_PCI2_MEM_SIZE, PCI_REGION_MEM | PCI_REGION_PREFETCH);  	/* PCI memory space */  	pci_set_region(hose->regions + 1, -		       CFG_PCI2_MMIO_BASE, -		       CFG_PCI2_MMIO_PHYS, CFG_PCI2_MMIO_SIZE, PCI_REGION_MEM); +		       CONFIG_SYS_PCI2_MMIO_BASE, +		       CONFIG_SYS_PCI2_MMIO_PHYS, CONFIG_SYS_PCI2_MMIO_SIZE, PCI_REGION_MEM);  	/* PCI IO space */  	pci_set_region(hose->regions + 2, -		       CFG_PCI2_IO_BASE, -		       CFG_PCI2_IO_PHYS, CFG_PCI2_IO_SIZE, PCI_REGION_IO); +		       CONFIG_SYS_PCI2_IO_BASE, +		       CONFIG_SYS_PCI2_IO_PHYS, CONFIG_SYS_PCI2_IO_SIZE, PCI_REGION_IO);  	/* System memory space */  	pci_set_region(hose->regions + 3, @@ -306,7 +306,7 @@ void pci_init_board(void)  	hose->region_count = 4;  	pci_setup_indirect(hose, -			   (CFG_IMMR + 0x8380), (CFG_IMMR + 0x8384)); +			   (CONFIG_SYS_IMMR + 0x8380), (CONFIG_SYS_IMMR + 0x8384));  	pci_register_hose(hose); |