diff options
Diffstat (limited to 'board/exbitgen/exbitgen.c')
| -rw-r--r-- | board/exbitgen/exbitgen.c | 22 | 
1 files changed, 11 insertions, 11 deletions
| diff --git a/board/exbitgen/exbitgen.c b/board/exbitgen/exbitgen.c index 0f8412776..50d9748c7 100644 --- a/board/exbitgen/exbitgen.c +++ b/board/exbitgen/exbitgen.c @@ -37,13 +37,13 @@ int board_early_init_f (void)     |     +-------------------------------------------------------------------------*/ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000020);	/* set all but FPGA SMI to be non-critical */ -	mtdcr (uicpr, 0xFFFFFF90);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000020);	/* set all but FPGA SMI to be non-critical */ +	mtdcr (UIC0PR, 0xFFFFFF90);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	/* Perform reset of PHY connected to PPC via register in CPLD */  	out8 (PHY_CTRL_ADDR, 0x2e);	/* activate nRESET,FDX,F100,ANEN, enable output */ @@ -94,28 +94,28 @@ phys_size_t initdram (int board_type)  	tot_size = 0; -	mtdcr (SDRAM0_CFGADDR, mem_mb0cf); +	mtdcr (SDRAM0_CFGADDR, SDRAM0_B0CR);  	tmp = mfdcr (SDRAM0_CFGDATA);  	if (tmp & 0x00000001) {  		bank_size = 0x00400000 << ((tmp >> 17) & 0x7);  		tot_size += bank_size;  	} -	mtdcr (SDRAM0_CFGADDR, mem_mb1cf); +	mtdcr (SDRAM0_CFGADDR, SDRAM0_B1CR);  	tmp = mfdcr (SDRAM0_CFGDATA);  	if (tmp & 0x00000001) {  		bank_size = 0x00400000 << ((tmp >> 17) & 0x7);  		tot_size += bank_size;  	} -	mtdcr (SDRAM0_CFGADDR, mem_mb2cf); +	mtdcr (SDRAM0_CFGADDR, SDRAM0_B2CR);  	tmp = mfdcr (SDRAM0_CFGDATA);  	if (tmp & 0x00000001) {  		bank_size = 0x00400000 << ((tmp >> 17) & 0x7);  		tot_size += bank_size;  	} -	mtdcr (SDRAM0_CFGADDR, mem_mb3cf); +	mtdcr (SDRAM0_CFGADDR, SDRAM0_B3CR);  	tmp = mfdcr (SDRAM0_CFGDATA);  	if (tmp & 0x00000001) {  		bank_size = 0x00400000 << ((tmp >> 17) & 0x7); |