diff options
Diffstat (limited to 'board/esd')
| -rw-r--r-- | board/esd/apc405/apc405.c | 14 | ||||
| -rw-r--r-- | board/esd/ar405/ar405.c | 14 | ||||
| -rw-r--r-- | board/esd/ash405/ash405.c | 14 | ||||
| -rw-r--r-- | board/esd/canbt/canbt.c | 14 | ||||
| -rw-r--r-- | board/esd/cms700/cms700.c | 14 | ||||
| -rw-r--r-- | board/esd/cpci2dp/cpci2dp.c | 14 | ||||
| -rw-r--r-- | board/esd/cpci405/cpci405.c | 18 | ||||
| -rw-r--r-- | board/esd/cpciiser4/cpciiser4.c | 16 | ||||
| -rw-r--r-- | board/esd/dp405/dp405.c | 14 | ||||
| -rw-r--r-- | board/esd/du405/du405.c | 14 | ||||
| -rw-r--r-- | board/esd/du440/du440.c | 42 | ||||
| -rw-r--r-- | board/esd/hh405/hh405.c | 14 | ||||
| -rw-r--r-- | board/esd/hub405/hub405.c | 14 | ||||
| -rw-r--r-- | board/esd/ocrtc/ocrtc.c | 14 | ||||
| -rw-r--r-- | board/esd/pci405/pci405.c | 16 | ||||
| -rw-r--r-- | board/esd/plu405/plu405.c | 14 | ||||
| -rw-r--r-- | board/esd/pmc405/pmc405.c | 14 | ||||
| -rw-r--r-- | board/esd/pmc405de/pmc405de.c | 14 | ||||
| -rw-r--r-- | board/esd/pmc440/pmc440.c | 42 | ||||
| -rw-r--r-- | board/esd/voh405/voh405.c | 14 | ||||
| -rw-r--r-- | board/esd/vom405/vom405.c | 14 | ||||
| -rw-r--r-- | board/esd/wuh405/wuh405.c | 14 | 
22 files changed, 186 insertions, 186 deletions
| diff --git a/board/esd/apc405/apc405.c b/board/esd/apc405/apc405.c index 46622a29f..409a0540b 100644 --- a/board/esd/apc405/apc405.c +++ b/board/esd/apc405/apc405.c @@ -155,13 +155,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF81);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF81);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0 */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks diff --git a/board/esd/ar405/ar405.c b/board/esd/ar405/ar405.c index 9d1b6d264..a632cb42d 100644 --- a/board/esd/ar405/ar405.c +++ b/board/esd/ar405/ar405.c @@ -130,13 +130,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000000);	/* set all to be non-critical */ -	mtdcr (uicpr, 0xFFFFFF81);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000000);	/* set all to be non-critical */ +	mtdcr (UIC0PR, 0xFFFFFF81);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	out_be16((void *)0xf03000ec, 0x0fff); /* enable interrupts in fpga */ diff --git a/board/esd/ash405/ash405.c b/board/esd/ash405/ash405.c index 8da08facf..5f0e67cbb 100644 --- a/board/esd/ash405/ash405.c +++ b/board/esd/ash405/ash405.c @@ -66,13 +66,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF9F);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF9F);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/canbt/canbt.c b/board/esd/canbt/canbt.c index 418d3e237..5a3f61de3 100644 --- a/board/esd/canbt/canbt.c +++ b/board/esd/canbt/canbt.c @@ -134,13 +134,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000000);	/* set all to be non-critical */ -	mtdcr (uicpr, 0xFFFFFF81);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000000);	/* set all to be non-critical */ +	mtdcr (UIC0PR, 0xFFFFFF81);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	return 0;  } diff --git a/board/esd/cms700/cms700.c b/board/esd/cms700/cms700.c index 7a9240189..391fbf4c1 100644 --- a/board/esd/cms700/cms700.c +++ b/board/esd/cms700/cms700.c @@ -45,13 +45,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF80);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF80);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/cpci2dp/cpci2dp.c b/board/esd/cpci2dp/cpci2dp.c index 00c7024a8..6d9814f16 100644 --- a/board/esd/cpci2dp/cpci2dp.c +++ b/board/esd/cpci2dp/cpci2dp.c @@ -58,14 +58,14 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) unused  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr(uicer, 0x00000000);	/* disable all ints */ -	mtdcr(uiccr, 0x00000000);	/* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF81);	/* set int polarities */ +	mtdcr(UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);	/* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF81);	/* set int polarities */ -	mtdcr(uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr(UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	return 0;  } diff --git a/board/esd/cpci405/cpci405.c b/board/esd/cpci405/cpci405.c index 4c9ed2fa5..c29c876d6 100644 --- a/board/esd/cpci405/cpci405.c +++ b/board/esd/cpci405/cpci405.c @@ -179,22 +179,22 @@ int board_early_init_f(void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr(uicer, 0x00000000);	/* disable all ints */ -	mtdcr(uiccr, 0x00000000);	/* set all to be non-critical*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);	/* set all to be non-critical*/  #if defined(CONFIG_CPCI405_6U)  	if (cpci405_version() == 3) { -		mtdcr(uicpr, 0xFFFFFF99);	/* set int polarities */ +		mtdcr(UIC0PR, 0xFFFFFF99);	/* set int polarities */  	} else { -		mtdcr(uicpr, 0xFFFFFF81);	/* set int polarities */ +		mtdcr(UIC0PR, 0xFFFFFF81);	/* set int polarities */  	}  #else -	mtdcr(uicpr, 0xFFFFFF81);	/* set int polarities */ +	mtdcr(UIC0PR, 0xFFFFFF81);	/* set int polarities */  #endif -	mtdcr(uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);	/* set vect base=0, +	mtdcr(UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);	/* set vect base=0,  					 * INT0 highest priority */ -	mtdcr(uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	return 0;  } diff --git a/board/esd/cpciiser4/cpciiser4.c b/board/esd/cpciiser4/cpciiser4.c index 6e97392c4..ee90e2c28 100644 --- a/board/esd/cpciiser4/cpciiser4.c +++ b/board/esd/cpciiser4/cpciiser4.c @@ -129,14 +129,14 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000000);	/* set all to be non-critical */ -	/*  mtdcr(uicpr, 0xFFFFFF81);   /  set int polarities */ -	mtdcr (uicpr, 0xFFFFFF80);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000000);	/* set all to be non-critical */ +	/*  mtdcr(UIC0PR, 0xFFFFFF81);   /  set int polarities */ +	mtdcr (UIC0PR, 0xFFFFFF80);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	return 0;  } diff --git a/board/esd/dp405/dp405.c b/board/esd/dp405/dp405.c index fc0d091bc..228a57057 100644 --- a/board/esd/dp405/dp405.c +++ b/board/esd/dp405/dp405.c @@ -43,13 +43,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF80);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF80);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/du405/du405.c b/board/esd/du405/du405.c index 28a50c7b0..f475d1107 100644 --- a/board/esd/du405/du405.c +++ b/board/esd/du405/du405.c @@ -124,13 +124,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) unused; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000000);	/* set all to be non-critical */ -	mtdcr (uicpr, 0xFFFFFFB1);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000000);	/* set all to be non-critical */ +	mtdcr (UIC0PR, 0xFFFFFFB1);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 100 us diff --git a/board/esd/du440/du440.c b/board/esd/du440/du440.c index 376de9835..056f455d6 100644 --- a/board/esd/du440/du440.c +++ b/board/esd/du440/du440.c @@ -87,37 +87,37 @@ int board_early_init_f(void)  	/*  	 * Setup the interrupt controller polarities, triggers, etc.  	 */ -	mtdcr(uic0sr, 0xffffffff);	/* clear all */ -	mtdcr(uic0er, 0x00000000);	/* disable all */ -	mtdcr(uic0cr, 0x00000005);	/* ATI & UIC1 crit are critical */ -	mtdcr(uic0pr, 0xfffff7ff);	/* per ref-board manual */ -	mtdcr(uic0tr, 0x00000000);	/* per ref-board manual */ -	mtdcr(uic0vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic0sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC0SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC0ER, 0x00000000);	/* disable all */ +	mtdcr(UIC0CR, 0x00000005);	/* ATI & UIC1 crit are critical */ +	mtdcr(UIC0PR, 0xfffff7ff);	/* per ref-board manual */ +	mtdcr(UIC0TR, 0x00000000);	/* per ref-board manual */ +	mtdcr(UIC0VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC0SR, 0xffffffff);	/* clear all */  	/*  	 * UIC1:  	 *  bit30: ext. Irq 1: PLD : int 32+30  	 */ -	mtdcr(uic1sr, 0xffffffff);	/* clear all */ -	mtdcr(uic1er, 0x00000000);	/* disable all */ -	mtdcr(uic1cr, 0x00000000);	/* all non-critical */ -	mtdcr(uic1pr, 0xfffffffd); -	mtdcr(uic1tr, 0x00000000); -	mtdcr(uic1vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic1sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC1SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC1ER, 0x00000000);	/* disable all */ +	mtdcr(UIC1CR, 0x00000000);	/* all non-critical */ +	mtdcr(UIC1PR, 0xfffffffd); +	mtdcr(UIC1TR, 0x00000000); +	mtdcr(UIC1VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC1SR, 0xffffffff);	/* clear all */  	/*  	 * UIC2  	 *  bit3: ext. Irq 2: DCF77 : int 64+3  	 */ -	mtdcr(uic2sr, 0xffffffff);	/* clear all */ -	mtdcr(uic2er, 0x00000000);	/* disable all */ -	mtdcr(uic2cr, 0x00000000);	/* all non-critical */ -	mtdcr(uic2pr, 0xffffffff);	/* per ref-board manual */ -	mtdcr(uic2tr, 0x00000000);	/* per ref-board manual */ -	mtdcr(uic2vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic2sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC2SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC2ER, 0x00000000);	/* disable all */ +	mtdcr(UIC2CR, 0x00000000);	/* all non-critical */ +	mtdcr(UIC2PR, 0xffffffff);	/* per ref-board manual */ +	mtdcr(UIC2TR, 0x00000000);	/* per ref-board manual */ +	mtdcr(UIC2VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC2SR, 0xffffffff);	/* clear all */  	/* select Ethernet pins */  	mfsdr(SDR0_PFC1, sdr0_pfc1); diff --git a/board/esd/hh405/hh405.c b/board/esd/hh405/hh405.c index b72b716dd..132531b39 100644 --- a/board/esd/hh405/hh405.c +++ b/board/esd/hh405/hh405.c @@ -363,13 +363,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, CONFIG_SYS_UIC0_POLARITY);/* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, CONFIG_SYS_UIC0_POLARITY);/* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/hub405/hub405.c b/board/esd/hub405/hub405.c index acb23dad1..2a2c4343c 100644 --- a/board/esd/hub405/hub405.c +++ b/board/esd/hub405/hub405.c @@ -86,13 +86,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF9F);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF9F);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/ocrtc/ocrtc.c b/board/esd/ocrtc/ocrtc.c index 709bcdd98..ab909e503 100644 --- a/board/esd/ocrtc/ocrtc.c +++ b/board/esd/ocrtc/ocrtc.c @@ -45,13 +45,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI SLOT 3; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ -	mtdcr (uicer, 0x00000000);	/* disable all ints */ -	mtdcr (uiccr, 0x00000000);	/* set all to be non-critical */ -	mtdcr (uicpr, 0xFFFFFF81);	/* set int polarities */ -	mtdcr (uictr, 0x10000000);	/* set int trigger levels */ -	mtdcr (uicvcr, 0x00000001);	/* set vect base=0,INT0 highest priority */ -	mtdcr (uicsr, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */ +	mtdcr (UIC0ER, 0x00000000);	/* disable all ints */ +	mtdcr (UIC0CR, 0x00000000);	/* set all to be non-critical */ +	mtdcr (UIC0PR, 0xFFFFFF81);	/* set int polarities */ +	mtdcr (UIC0TR, 0x10000000);	/* set int trigger levels */ +	mtdcr (UIC0VCR, 0x00000001);	/* set vect base=0,INT0 highest priority */ +	mtdcr (UIC0SR, 0xFFFFFFFF);	/* clear all ints */  	/*  	 * EBC Configuration Register: clear EBTC -> high-Z ebc signals between diff --git a/board/esd/pci405/pci405.c b/board/esd/pci405/pci405.c index 04bc569ea..34a163240 100644 --- a/board/esd/pci405/pci405.c +++ b/board/esd/pci405/pci405.c @@ -155,13 +155,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) FPGA Timestamp; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) PCI Reset; active low; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);        /* clear all ints */ -	mtdcr(uicer, 0x00000000);        /* disable all ints */ -	mtdcr(uiccr, 0x00000000);        /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF80);        /* set int polarities */ -	mtdcr(uictr, 0x10000000);        /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);       /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);        /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);        /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);        /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);        /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF80);        /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);        /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);       /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);        /* clear all ints */  	/*  	 * Setup GPIO pins (IRQ4/GPIO21 as GPIO) @@ -271,7 +271,7 @@ int misc_init_r (void)  				pci_write_config_dword(PCIDEVID_405GP, i, *ptr++);  			}  		} -		mtdcr(uicsr, 0xFFFFFFFF);        /* clear all ints */ +		mtdcr(UIC0SR, 0xFFFFFFFF);        /* clear all ints */  		*magic = 0;      /* clear pci reconfig magic again */  	} diff --git a/board/esd/plu405/plu405.c b/board/esd/plu405/plu405.c index a3c1cec6e..f14ef7a20 100644 --- a/board/esd/plu405/plu405.c +++ b/board/esd/plu405/plu405.c @@ -78,13 +78,13 @@ int board_early_init_f(void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF99);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest prio */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF99);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest prio */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to diff --git a/board/esd/pmc405/pmc405.c b/board/esd/pmc405/pmc405.c index 5ff87e7a2..e7415e44c 100644 --- a/board/esd/pmc405/pmc405.c +++ b/board/esd/pmc405/pmc405.c @@ -48,13 +48,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */ -	mtdcr(uicer, 0x00000000); /* disable all ints */ -	mtdcr(uiccr, 0x00000000); /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF81); /* set int polarities */ -	mtdcr(uictr, 0x10000000); /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001); /* set vect base=0, INT0 highest priority */ -	mtdcr(uicsr, 0xFFFFFFFF); /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000); /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000); /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF81); /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000); /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001); /* set vect base=0, INT0 highest priority */ +	mtdcr(UIC0SR, 0xFFFFFFFF); /* clear all ints */  	/*  	 * EBC Configuration Register: diff --git a/board/esd/pmc405de/pmc405de.c b/board/esd/pmc405de/pmc405de.c index 419311aec..3725ece39 100644 --- a/board/esd/pmc405de/pmc405de.c +++ b/board/esd/pmc405de/pmc405de.c @@ -114,13 +114,13 @@ int board_early_init_f(void)  	 * IRQ 30 (EXT IRQ 5) ETH1-PHY-IRQ#; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) PLD-IRQ#; active low; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF80);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0, INT0 highest prio */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF80);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0, INT0 highest prio */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: diff --git a/board/esd/pmc440/pmc440.c b/board/esd/pmc440/pmc440.c index 119cbf262..f0f9bff3e 100644 --- a/board/esd/pmc440/pmc440.c +++ b/board/esd/pmc440/pmc440.c @@ -148,29 +148,29 @@ int board_early_init_f(void)  	/*  	 * Setup the interrupt controller polarities, triggers, etc.  	 */ -	mtdcr(uic0sr, 0xffffffff);	/* clear all */ -	mtdcr(uic0er, 0x00000000);	/* disable all */ -	mtdcr(uic0cr, 0x00000005);	/* ATI & UIC1 crit are critical */ -	mtdcr(uic0pr, 0xfffff7ef); -	mtdcr(uic0tr, 0x00000000); -	mtdcr(uic0vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic0sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC0SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC0ER, 0x00000000);	/* disable all */ +	mtdcr(UIC0CR, 0x00000005);	/* ATI & UIC1 crit are critical */ +	mtdcr(UIC0PR, 0xfffff7ef); +	mtdcr(UIC0TR, 0x00000000); +	mtdcr(UIC0VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC0SR, 0xffffffff);	/* clear all */ -	mtdcr(uic1sr, 0xffffffff);	/* clear all */ -	mtdcr(uic1er, 0x00000000);	/* disable all */ -	mtdcr(uic1cr, 0x00000000);	/* all non-critical */ -	mtdcr(uic1pr, 0xffffc7f5); -	mtdcr(uic1tr, 0x00000000); -	mtdcr(uic1vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic1sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC1SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC1ER, 0x00000000);	/* disable all */ +	mtdcr(UIC1CR, 0x00000000);	/* all non-critical */ +	mtdcr(UIC1PR, 0xffffc7f5); +	mtdcr(UIC1TR, 0x00000000); +	mtdcr(UIC1VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC1SR, 0xffffffff);	/* clear all */ -	mtdcr(uic2sr, 0xffffffff);	/* clear all */ -	mtdcr(uic2er, 0x00000000);	/* disable all */ -	mtdcr(uic2cr, 0x00000000);	/* all non-critical */ -	mtdcr(uic2pr, 0x27ffffff); -	mtdcr(uic2tr, 0x00000000); -	mtdcr(uic2vr, 0x00000000);	/* int31 highest, base=0x000 */ -	mtdcr(uic2sr, 0xffffffff);	/* clear all */ +	mtdcr(UIC2SR, 0xffffffff);	/* clear all */ +	mtdcr(UIC2ER, 0x00000000);	/* disable all */ +	mtdcr(UIC2CR, 0x00000000);	/* all non-critical */ +	mtdcr(UIC2PR, 0x27ffffff); +	mtdcr(UIC2TR, 0x00000000); +	mtdcr(UIC2VR, 0x00000000);	/* int31 highest, base=0x000 */ +	mtdcr(UIC2SR, 0xffffffff);	/* clear all */  	/* select Ethernet pins */  	mfsdr(SDR0_PFC1, sdr0_pfc1); diff --git a/board/esd/voh405/voh405.c b/board/esd/voh405/voh405.c index 7477f56b2..3f81665eb 100644 --- a/board/esd/voh405/voh405.c +++ b/board/esd/voh405/voh405.c @@ -88,13 +88,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFFB5);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFFB5);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/vom405/vom405.c b/board/esd/vom405/vom405.c index de9c7b974..fb4802265 100644 --- a/board/esd/vom405/vom405.c +++ b/board/esd/vom405/vom405.c @@ -45,13 +45,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF80);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF80);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us diff --git a/board/esd/wuh405/wuh405.c b/board/esd/wuh405/wuh405.c index e86f1d0ab..f2591d57f 100644 --- a/board/esd/wuh405/wuh405.c +++ b/board/esd/wuh405/wuh405.c @@ -64,13 +64,13 @@ int board_early_init_f (void)  	 * IRQ 30 (EXT IRQ 5) PCI INTA; active low; level sensitive  	 * IRQ 31 (EXT IRQ 6) COMPACT FLASH; active high; level sensitive  	 */ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ -	mtdcr(uicer, 0x00000000);       /* disable all ints */ -	mtdcr(uiccr, 0x00000000);       /* set all to be non-critical*/ -	mtdcr(uicpr, 0xFFFFFF9F);       /* set int polarities */ -	mtdcr(uictr, 0x10000000);       /* set int trigger levels */ -	mtdcr(uicvcr, 0x00000001);      /* set vect base=0,INT0 highest priority*/ -	mtdcr(uicsr, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */ +	mtdcr(UIC0ER, 0x00000000);       /* disable all ints */ +	mtdcr(UIC0CR, 0x00000000);       /* set all to be non-critical*/ +	mtdcr(UIC0PR, 0xFFFFFF9F);       /* set int polarities */ +	mtdcr(UIC0TR, 0x10000000);       /* set int trigger levels */ +	mtdcr(UIC0VCR, 0x00000001);      /* set vect base=0,INT0 highest priority*/ +	mtdcr(UIC0SR, 0xFFFFFFFF);       /* clear all ints */  	/*  	 * EBC Configuration Register: set ready timeout to 512 ebc-clks -> ca. 15 us |