diff options
Diffstat (limited to 'arch')
29 files changed, 2228 insertions, 151 deletions
| diff --git a/arch/arm/cpu/arm1136/cpu.c b/arch/arm/cpu/arm1136/cpu.c index b98e3d9fa..32a4c244c 100644 --- a/arch/arm/cpu/arm1136/cpu.c +++ b/arch/arm/cpu/arm1136/cpu.c @@ -141,16 +141,6 @@ void flush_cache(unsigned long start, unsigned long size)  	flush_dcache_range(start, start + size);  } -void enable_caches(void) -{ -#ifndef CONFIG_SYS_ICACHE_OFF -	icache_enable(); -#endif -#ifndef CONFIG_SYS_DCACHE_OFF -	dcache_enable(); -#endif -} -  #else /* #ifndef CONFIG_SYS_DCACHE_OFF */  void invalidate_dcache_all(void)  { @@ -172,3 +162,15 @@ void flush_cache(unsigned long start, unsigned long size)  {  }  #endif /* #ifndef CONFIG_SYS_DCACHE_OFF */ + +#if !defined(CONFIG_SYS_ICACHE_OFF) || !defined(CONFIG_SYS_DCACHE_OFF) +void enable_caches(void) +{ +#ifndef CONFIG_SYS_ICACHE_OFF +	icache_enable(); +#endif +#ifndef CONFIG_SYS_DCACHE_OFF +	dcache_enable(); +#endif +} +#endif diff --git a/arch/arm/cpu/arm1176/s3c64xx/Makefile b/arch/arm/cpu/arm1176/s3c64xx/Makefile index 0785b194c..266a0739c 100644 --- a/arch/arm/cpu/arm1176/s3c64xx/Makefile +++ b/arch/arm/cpu/arm1176/s3c64xx/Makefile @@ -31,7 +31,7 @@ LIB	= $(obj)lib$(SOC).o  SOBJS	= reset.o  COBJS-$(CONFIG_S3C6400)	+= cpu_init.o speed.o -COBJS-y	+= timer.o +COBJS-y	+= timer.o init.o  OBJS	:= $(addprefix $(obj),$(SOBJS) $(COBJS-y)) diff --git a/arch/arm/cpu/arm1176/s3c64xx/init.c b/arch/arm/cpu/arm1176/s3c64xx/init.c new file mode 100644 index 000000000..f113d8ed4 --- /dev/null +++ b/arch/arm/cpu/arm1176/s3c64xx/init.c @@ -0,0 +1,26 @@ +/* + * (C) Copyright 2012 Ashok Kumar Reddy Kourla + * ashokkourla2000@gmail.com + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + */ + +#include<common.h> + +int arch_cpu_init(void) +{ +	icache_enable(); + +	return 0; +} diff --git a/arch/arm/cpu/armv7/cache_v7.c b/arch/arm/cpu/armv7/cache_v7.c index 1b4e808a7..5f6d0396f 100644 --- a/arch/arm/cpu/armv7/cache_v7.c +++ b/arch/arm/cpu/armv7/cache_v7.c @@ -297,6 +297,12 @@ void arm_init_before_mmu(void)  	v7_inval_tlb();  } +void mmu_page_table_flush(unsigned long start, unsigned long stop) +{ +	flush_dcache_range(start, stop); +	v7_inval_tlb(); +} +  /*   * Flush range from all levels of d-cache/unified-cache used:   * Affects the range [start, start + size - 1] @@ -329,6 +335,11 @@ void arm_init_before_mmu(void)  void  flush_cache(unsigned long start, unsigned long size)  {  } + +void mmu_page_table_flush(unsigned long start, unsigned long stop) +{ +} +  #endif /* #ifndef CONFIG_SYS_DCACHE_OFF */  #ifndef CONFIG_SYS_ICACHE_OFF diff --git a/arch/arm/cpu/armv7/exynos/clock.c b/arch/arm/cpu/armv7/exynos/clock.c index 4f3b451be..fe61f88af 100644 --- a/arch/arm/cpu/armv7/exynos/clock.c +++ b/arch/arm/cpu/armv7/exynos/clock.c @@ -25,42 +25,32 @@  #include <asm/io.h>  #include <asm/arch/clock.h>  #include <asm/arch/clk.h> +#include <asm/arch/periph.h> -/* exynos4: return pll clock frequency */ -static unsigned long exynos4_get_pll_clk(int pllreg) +/* Epll Clock division values to achive different frequency output */ +static struct set_epll_con_val exynos5_epll_div[] = { +	{ 192000000, 0, 48, 3, 1, 0 }, +	{ 180000000, 0, 45, 3, 1, 0 }, +	{  73728000, 1, 73, 3, 3, 47710 }, +	{  67737600, 1, 90, 4, 3, 20762 }, +	{  49152000, 0, 49, 3, 3, 9961 }, +	{  45158400, 0, 45, 3, 3, 10381 }, +	{ 180633600, 0, 45, 3, 1, 10381 } +}; + +/* exynos: return pll clock frequency */ +static int exynos_get_pll_clk(int pllreg, unsigned int r, unsigned int k)  { -	struct exynos4_clock *clk = -		(struct exynos4_clock *)samsung_get_base_clock(); -	unsigned long r, m, p, s, k = 0, mask, fout; +	unsigned long m, p, s = 0, mask, fout;  	unsigned int freq; - -	switch (pllreg) { -	case APLL: -		r = readl(&clk->apll_con0); -		break; -	case MPLL: -		r = readl(&clk->mpll_con0); -		break; -	case EPLL: -		r = readl(&clk->epll_con0); -		k = readl(&clk->epll_con1); -		break; -	case VPLL: -		r = readl(&clk->vpll_con0); -		k = readl(&clk->vpll_con1); -		break; -	default: -		printf("Unsupported PLL (%d)\n", pllreg); -		return 0; -	} -  	/*  	 * APLL_CON: MIDV [25:16]  	 * MPLL_CON: MIDV [25:16]  	 * EPLL_CON: MIDV [24:16]  	 * VPLL_CON: MIDV [24:16] +	 * BPLL_CON: MIDV [25:16]: Exynos5  	 */ -	if (pllreg == APLL || pllreg == MPLL) +	if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL)  		mask = 0x3ff;  	else  		mask = 0x1ff; @@ -92,13 +82,43 @@ static unsigned long exynos4_get_pll_clk(int pllreg)  	return fout;  } +/* exynos4: return pll clock frequency */ +static unsigned long exynos4_get_pll_clk(int pllreg) +{ +	struct exynos4_clock *clk = +		(struct exynos4_clock *)samsung_get_base_clock(); +	unsigned long r, k = 0; + +	switch (pllreg) { +	case APLL: +		r = readl(&clk->apll_con0); +		break; +	case MPLL: +		r = readl(&clk->mpll_con0); +		break; +	case EPLL: +		r = readl(&clk->epll_con0); +		k = readl(&clk->epll_con1); +		break; +	case VPLL: +		r = readl(&clk->vpll_con0); +		k = readl(&clk->vpll_con1); +		break; +	default: +		printf("Unsupported PLL (%d)\n", pllreg); +		return 0; +	} + +	return exynos_get_pll_clk(pllreg, r, k); +} +  /* exynos5: return pll clock frequency */  static unsigned long exynos5_get_pll_clk(int pllreg)  {  	struct exynos5_clock *clk =  		(struct exynos5_clock *)samsung_get_base_clock(); -	unsigned long r, m, p, s, k = 0, mask, fout; -	unsigned int freq, pll_div2_sel, fout_sel; +	unsigned long r, k = 0, fout; +	unsigned int pll_div2_sel, fout_sel;  	switch (pllreg) {  	case APLL: @@ -123,41 +143,7 @@ static unsigned long exynos5_get_pll_clk(int pllreg)  		return 0;  	} -	/* -	 * APLL_CON: MIDV [25:16] -	 * MPLL_CON: MIDV [25:16] -	 * EPLL_CON: MIDV [24:16] -	 * VPLL_CON: MIDV [24:16] -	 * BPLL_CON: MIDV [25:16] -	 */ -	if (pllreg == APLL || pllreg == MPLL || pllreg == BPLL) -		mask = 0x3ff; -	else -		mask = 0x1ff; - -	m = (r >> 16) & mask; - -	/* PDIV [13:8] */ -	p = (r >> 8) & 0x3f; -	/* SDIV [2:0] */ -	s = r & 0x7; - -	freq = CONFIG_SYS_CLK_FREQ; - -	if (pllreg == EPLL) { -		k = k & 0xffff; -		/* FOUT = (MDIV + K / 65536) * FIN / (PDIV * 2^SDIV) */ -		fout = (m + k / 65536) * (freq / (p * (1 << s))); -	} else if (pllreg == VPLL) { -		k = k & 0xfff; -		/* FOUT = (MDIV + K / 1024) * FIN / (PDIV * 2^SDIV) */ -		fout = (m + k / 1024) * (freq / (p * (1 << s))); -	} else { -		if (s < 1) -			s = 1; -		/* FOUT = MDIV * FIN / (PDIV * 2^(SDIV - 1)) */ -		fout = m * (freq / (p * (1 << (s - 1)))); -	} +	fout = exynos_get_pll_clk(pllreg, r, k);  	/* According to the user manual, in EVT1 MPLL and BPLL always gives  	 * 1.6GHz clock, so divide by 2 to get 800MHz MPLL clock.*/ @@ -732,6 +718,209 @@ static unsigned long exynos5_get_i2c_clk(void)  	return aclk_66;  } +int exynos5_set_epll_clk(unsigned long rate) +{ +	unsigned int epll_con, epll_con_k; +	unsigned int i; +	unsigned int lockcnt; +	unsigned int start; +	struct exynos5_clock *clk = +		(struct exynos5_clock *)samsung_get_base_clock(); + +	epll_con = readl(&clk->epll_con0); +	epll_con &= ~((EPLL_CON0_LOCK_DET_EN_MASK << +			EPLL_CON0_LOCK_DET_EN_SHIFT) | +		EPLL_CON0_MDIV_MASK << EPLL_CON0_MDIV_SHIFT | +		EPLL_CON0_PDIV_MASK << EPLL_CON0_PDIV_SHIFT | +		EPLL_CON0_SDIV_MASK << EPLL_CON0_SDIV_SHIFT); + +	for (i = 0; i < ARRAY_SIZE(exynos5_epll_div); i++) { +		if (exynos5_epll_div[i].freq_out == rate) +			break; +	} + +	if (i == ARRAY_SIZE(exynos5_epll_div)) +		return -1; + +	epll_con_k = exynos5_epll_div[i].k_dsm << 0; +	epll_con |= exynos5_epll_div[i].en_lock_det << +				EPLL_CON0_LOCK_DET_EN_SHIFT; +	epll_con |= exynos5_epll_div[i].m_div << EPLL_CON0_MDIV_SHIFT; +	epll_con |= exynos5_epll_div[i].p_div << EPLL_CON0_PDIV_SHIFT; +	epll_con |= exynos5_epll_div[i].s_div << EPLL_CON0_SDIV_SHIFT; + +	/* +	 * Required period ( in cycles) to genarate a stable clock output. +	 * The maximum clock time can be up to 3000 * PDIV cycles of PLLs +	 * frequency input (as per spec) +	 */ +	lockcnt = 3000 * exynos5_epll_div[i].p_div; + +	writel(lockcnt, &clk->epll_lock); +	writel(epll_con, &clk->epll_con0); +	writel(epll_con_k, &clk->epll_con1); + +	start = get_timer(0); + +	 while (!(readl(&clk->epll_con0) & +			(0x1 << EXYNOS5_EPLLCON0_LOCKED_SHIFT))) { +		if (get_timer(start) > TIMEOUT_EPLL_LOCK) { +			debug("%s: Timeout waiting for EPLL lock\n", __func__); +			return -1; +		} +	} +	return 0; +} + +void exynos5_set_i2s_clk_source(void) +{ +	struct exynos5_clock *clk = +		(struct exynos5_clock *)samsung_get_base_clock(); + +	clrsetbits_le32(&clk->src_peric1, AUDIO1_SEL_MASK, +			(CLK_SRC_SCLK_EPLL)); +} + +int exynos5_set_i2s_clk_prescaler(unsigned int src_frq, +					unsigned int dst_frq) +{ +	struct exynos5_clock *clk = +		(struct exynos5_clock *)samsung_get_base_clock(); +	unsigned int div; + +	if ((dst_frq == 0) || (src_frq == 0)) { +		debug("%s: Invalid requency input for prescaler\n", __func__); +		debug("src frq = %d des frq = %d ", src_frq, dst_frq); +		return -1; +	} + +	div = (src_frq / dst_frq); +	if (div > AUDIO_1_RATIO_MASK) { +		debug("%s: Frequency ratio is out of range\n", __func__); +		debug("src frq = %d des frq = %d ", src_frq, dst_frq); +		return -1; +	} +	clrsetbits_le32(&clk->div_peric4, AUDIO_1_RATIO_MASK, +				(div & AUDIO_1_RATIO_MASK)); +	return 0; +} + +/** + * Linearly searches for the most accurate main and fine stage clock scalars + * (divisors) for a specified target frequency and scalar bit sizes by checking + * all multiples of main_scalar_bits values. Will always return scalars up to or + * slower than target. + * + * @param main_scalar_bits	Number of main scalar bits, must be > 0 and < 32 + * @param fine_scalar_bits	Number of fine scalar bits, must be > 0 and < 32 + * @param input_freq		Clock frequency to be scaled in Hz + * @param target_freq		Desired clock frequency in Hz + * @param best_fine_scalar	Pointer to store the fine stage divisor + * + * @return best_main_scalar	Main scalar for desired frequency or -1 if none + * found + */ +static int clock_calc_best_scalar(unsigned int main_scaler_bits, +	unsigned int fine_scalar_bits, unsigned int input_rate, +	unsigned int target_rate, unsigned int *best_fine_scalar) +{ +	int i; +	int best_main_scalar = -1; +	unsigned int best_error = target_rate; +	const unsigned int cap = (1 << fine_scalar_bits) - 1; +	const unsigned int loops = 1 << main_scaler_bits; + +	debug("Input Rate is %u, Target is %u, Cap is %u\n", input_rate, +			target_rate, cap); + +	assert(best_fine_scalar != NULL); +	assert(main_scaler_bits <= fine_scalar_bits); + +	*best_fine_scalar = 1; + +	if (input_rate == 0 || target_rate == 0) +		return -1; + +	if (target_rate >= input_rate) +		return 1; + +	for (i = 1; i <= loops; i++) { +		const unsigned int effective_div = max(min(input_rate / i / +							target_rate, cap), 1); +		const unsigned int effective_rate = input_rate / i / +							effective_div; +		const int error = target_rate - effective_rate; + +		debug("%d|effdiv:%u, effrate:%u, error:%d\n", i, effective_div, +				effective_rate, error); + +		if (error >= 0 && error <= best_error) { +			best_error = error; +			best_main_scalar = i; +			*best_fine_scalar = effective_div; +		} +	} + +	return best_main_scalar; +} + +static int exynos5_set_spi_clk(enum periph_id periph_id, +					unsigned int rate) +{ +	struct exynos5_clock *clk = +		(struct exynos5_clock *)samsung_get_base_clock(); +	int main; +	unsigned int fine; +	unsigned shift, pre_shift; +	unsigned mask = 0xff; +	u32 *reg; + +	main = clock_calc_best_scalar(4, 8, 400000000, rate, &fine); +	if (main < 0) { +		debug("%s: Cannot set clock rate for periph %d", +				__func__, periph_id); +		return -1; +	} +	main = main - 1; +	fine = fine - 1; + +	switch (periph_id) { +	case PERIPH_ID_SPI0: +		reg = &clk->div_peric1; +		shift = 0; +		pre_shift = 8; +		break; +	case PERIPH_ID_SPI1: +		reg = &clk->div_peric1; +		shift = 16; +		pre_shift = 24; +		break; +	case PERIPH_ID_SPI2: +		reg = &clk->div_peric2; +		shift = 0; +		pre_shift = 8; +		break; +	case PERIPH_ID_SPI3: +		reg = &clk->sclk_div_isp; +		shift = 0; +		pre_shift = 4; +		break; +	case PERIPH_ID_SPI4: +		reg = &clk->sclk_div_isp; +		shift = 12; +		pre_shift = 16; +		break; +	default: +		debug("%s: Unsupported peripheral ID %d\n", __func__, +		      periph_id); +		return -1; +	} +	clrsetbits_le32(reg, mask << shift, (main & mask) << shift); +	clrsetbits_le32(reg, mask << pre_shift, (fine & mask) << pre_shift); + +	return 0; +} +  unsigned long get_pll_clk(int pllreg)  {  	if (cpu_is_exynos5()) @@ -803,3 +992,34 @@ void set_mipi_clk(void)  	if (cpu_is_exynos4())  		exynos4_set_mipi_clk();  } + +int set_spi_clk(int periph_id, unsigned int rate) +{ +	if (cpu_is_exynos5()) +		return exynos5_set_spi_clk(periph_id, rate); +	else +		return 0; +} + +int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq) +{ + +	if (cpu_is_exynos5()) +		return exynos5_set_i2s_clk_prescaler(src_frq, dst_frq); +	else +		return 0; +} + +void set_i2s_clk_source(void) +{ +	if (cpu_is_exynos5()) +		exynos5_set_i2s_clk_source(); +} + +int set_epll_clk(unsigned long rate) +{ +	if (cpu_is_exynos5()) +		return exynos5_set_epll_clk(rate); +	else +		return 0; +} diff --git a/arch/arm/cpu/armv7/exynos/pinmux.c b/arch/arm/cpu/armv7/exynos/pinmux.c index 7776add9d..f02f441a8 100644 --- a/arch/arm/cpu/armv7/exynos/pinmux.c +++ b/arch/arm/cpu/armv7/exynos/pinmux.c @@ -112,6 +112,7 @@ static int exynos5_mmc_config(int peripheral, int flags)  		s5p_gpio_set_pull(bank, i, GPIO_PULL_UP);  		s5p_gpio_set_drv(bank, i, GPIO_DRV_4X);  	} +  	return 0;  } @@ -230,6 +231,59 @@ static void exynos5_i2c_config(int peripheral, int flags)  	}  } +static void exynos5_i2s_config(int peripheral) +{ +	int i; +	struct exynos5_gpio_part1 *gpio1 = +		(struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1(); + +	for (i = 0; i < 5; i++) +		s5p_gpio_cfg_pin(&gpio1->b0, i, GPIO_FUNC(0x02)); +} + +void exynos5_spi_config(int peripheral) +{ +	int cfg = 0, pin = 0, i; +	struct s5p_gpio_bank *bank = NULL; +	struct exynos5_gpio_part1 *gpio1 = +		(struct exynos5_gpio_part1 *) samsung_get_base_gpio_part1(); +	struct exynos5_gpio_part2 *gpio2 = +		(struct exynos5_gpio_part2 *) samsung_get_base_gpio_part2(); + +	switch (peripheral) { +	case PERIPH_ID_SPI0: +		bank = &gpio1->a2; +		cfg = GPIO_FUNC(0x2); +		pin = 0; +		break; +	case PERIPH_ID_SPI1: +		bank = &gpio1->a2; +		cfg = GPIO_FUNC(0x2); +		pin = 4; +		break; +	case PERIPH_ID_SPI2: +		bank = &gpio1->b1; +		cfg = GPIO_FUNC(0x5); +		pin = 1; +		break; +	case PERIPH_ID_SPI3: +		bank = &gpio2->f1; +		cfg = GPIO_FUNC(0x2); +		pin = 0; +		break; +	case PERIPH_ID_SPI4: +		for (i = 0; i < 2; i++) { +			s5p_gpio_cfg_pin(&gpio2->f0, i + 2, GPIO_FUNC(0x4)); +			s5p_gpio_cfg_pin(&gpio2->e0, i + 4, GPIO_FUNC(0x4)); +		} +		break; +	} +	if (peripheral != PERIPH_ID_SPI4) { +		for (i = pin; i < pin + 4; i++) +			s5p_gpio_cfg_pin(bank, i, cfg); +	} +} +  static int exynos5_pinmux_config(int peripheral, int flags)  {  	switch (peripheral) { @@ -257,6 +311,72 @@ static int exynos5_pinmux_config(int peripheral, int flags)  	case PERIPH_ID_I2C7:  		exynos5_i2c_config(peripheral, flags);  		break; +	case PERIPH_ID_I2S1: +		exynos5_i2s_config(peripheral); +		break; +	case PERIPH_ID_SPI0: +	case PERIPH_ID_SPI1: +	case PERIPH_ID_SPI2: +	case PERIPH_ID_SPI3: +	case PERIPH_ID_SPI4: +		exynos5_spi_config(peripheral); +		break; +	default: +		debug("%s: invalid peripheral %d", __func__, peripheral); +		return -1; +	} + +	return 0; +} + +static int exynos4_mmc_config(int peripheral, int flags) +{ +	struct exynos4_gpio_part2 *gpio2 = +		(struct exynos4_gpio_part2 *)samsung_get_base_gpio_part2(); +	struct s5p_gpio_bank *bank, *bank_ext; +	int i; + +	switch (peripheral) { +	case PERIPH_ID_SDMMC0: +		bank = &gpio2->k0; +		bank_ext = &gpio2->k1; +		break; +	case PERIPH_ID_SDMMC2: +		bank = &gpio2->k2; +		bank_ext = &gpio2->k3; +		break; +	default: +		return -1; +	} +	for (i = 0; i < 7; i++) { +		if (i == 2) +			continue; +		s5p_gpio_cfg_pin(bank, i,  GPIO_FUNC(0x2)); +		s5p_gpio_set_pull(bank, i, GPIO_PULL_NONE); +		s5p_gpio_set_drv(bank, i, GPIO_DRV_4X); +	} +	if (flags & PINMUX_FLAG_8BIT_MODE) { +		for (i = 3; i < 7; i++) { +			s5p_gpio_cfg_pin(bank_ext, i,  GPIO_FUNC(0x3)); +			s5p_gpio_set_pull(bank_ext, i, GPIO_PULL_NONE); +			s5p_gpio_set_drv(bank_ext, i, GPIO_DRV_4X); +		} +	} + +	return 0; +} + +static int exynos4_pinmux_config(int peripheral, int flags) +{ +	switch (peripheral) { +	case PERIPH_ID_SDMMC0: +	case PERIPH_ID_SDMMC2: +		return exynos4_mmc_config(peripheral, flags); +	case PERIPH_ID_SDMMC1: +	case PERIPH_ID_SDMMC3: +	case PERIPH_ID_SDMMC4: +		printf("SDMMC device %d not implemented\n", peripheral); +		return -1;  	default:  		debug("%s: invalid peripheral %d", __func__, peripheral);  		return -1; @@ -269,6 +389,8 @@ int exynos_pinmux_config(int peripheral, int flags)  {  	if (cpu_is_exynos5())  		return exynos5_pinmux_config(peripheral, flags); +	else if (cpu_is_exynos4()) +		return exynos4_pinmux_config(peripheral, flags);  	else {  		debug("pinmux functionality not supported\n");  		return -1; diff --git a/arch/arm/cpu/armv7/s5p-common/Makefile b/arch/arm/cpu/armv7/s5p-common/Makefile index f975f3f06..17053995b 100644 --- a/arch/arm/cpu/armv7/s5p-common/Makefile +++ b/arch/arm/cpu/armv7/s5p-common/Makefile @@ -28,7 +28,6 @@ LIB	= $(obj)libs5p-common.o  COBJS-y		+= cpu_info.o  COBJS-y		+= timer.o  COBJS-y		+= sromc.o -COBJS-y		+= wdt.o  COBJS-$(CONFIG_PWM)	+= pwm.o  SRCS	:= $(SOBJS:.o=.S) $(COBJS:.o=.c) diff --git a/arch/arm/cpu/armv7/s5p-common/wdt.c b/arch/arm/cpu/armv7/s5p-common/wdt.c deleted file mode 100644 index 94acc1e4b..000000000 --- a/arch/arm/cpu/armv7/s5p-common/wdt.c +++ /dev/null @@ -1,59 +0,0 @@ -/* - * Copyright (C) 2012 Samsung Electronics - * Minkyu Kang <mk7.kang@samsung.com> - * - * See file CREDITS for list of people who contributed to this - * project. - * - * This program is free software; you can redistribute it and/or - * modify it under the terms of the GNU General Public License as - * published by the Free Software Foundation; either version 2 of - * the License, or (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, - * MA 02111-1307 USA - */ - -#include <common.h> -#include <asm/io.h> -#include <asm/arch/watchdog.h> - -#define PRESCALER_VAL 255 - -void wdt_stop(void) -{ -	struct s5p_watchdog *wdt = -		(struct s5p_watchdog *)samsung_get_base_watchdog(); -	unsigned int wtcon; - -	wtcon = readl(&wdt->wtcon); -	wtcon &= ~(WTCON_EN | WTCON_INT | WTCON_RESET); - -	writel(wtcon, &wdt->wtcon); -} - -void wdt_start(unsigned int timeout) -{ -	struct s5p_watchdog *wdt = -		(struct s5p_watchdog *)samsung_get_base_watchdog(); -	unsigned int wtcon; - -	wdt_stop(); - -	wtcon = readl(&wdt->wtcon); -	wtcon |= (WTCON_EN | WTCON_CLK(WTCON_CLK_128)); -	wtcon &= ~WTCON_INT; -	wtcon |= WTCON_RESET; -	wtcon |= WTCON_PRESCALER(PRESCALER_VAL); - -	writel(timeout, &wdt->wtdat); -	writel(timeout, &wdt->wtcnt); -	writel(wtcon, &wdt->wtcon); -} diff --git a/arch/arm/cpu/armv7/tegra20/Makefile b/arch/arm/cpu/armv7/tegra20/Makefile index 09a0314d0..54ed8c48b 100644 --- a/arch/arm/cpu/armv7/tegra20/Makefile +++ b/arch/arm/cpu/armv7/tegra20/Makefile @@ -28,6 +28,8 @@ include $(TOPDIR)/config.mk  LIB	=  $(obj)lib$(SOC).o  COBJS-$(CONFIG_USB_EHCI_TEGRA) += usb.o +COBJS-$(CONFIG_PWM_TEGRA) += pwm.o +COBJS-$(CONFIG_VIDEO_TEGRA) += display.o  COBJS	:= $(COBJS-y)  SRCS	:= $(COBJS:.o=.c) diff --git a/arch/arm/cpu/armv7/tegra20/display.c b/arch/arm/cpu/armv7/tegra20/display.c new file mode 100644 index 000000000..031f9a850 --- /dev/null +++ b/arch/arm/cpu/armv7/tegra20/display.c @@ -0,0 +1,409 @@ +/* + *  (C) Copyright 2010 + *  NVIDIA Corporation <www.nvidia.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <common.h> +#include <asm/io.h> +#include <asm/arch/clock.h> +#include <asm/arch/tegra.h> +#include <asm/arch/display.h> +#include <asm/arch/dc.h> +#include <asm/arch-tegra/clk_rst.h> +#include <asm/arch-tegra/timer.h> + +static struct fdt_disp_config config; + +static void update_window(struct dc_ctlr *dc, struct disp_ctl_win *win) +{ +	unsigned h_dda, v_dda; +	unsigned long val; + +	val = readl(&dc->cmd.disp_win_header); +	val |= WINDOW_A_SELECT; +	writel(val, &dc->cmd.disp_win_header); + +	writel(win->fmt, &dc->win.color_depth); + +	clrsetbits_le32(&dc->win.byte_swap, BYTE_SWAP_MASK, +			BYTE_SWAP_NOSWAP << BYTE_SWAP_SHIFT); + +	val = win->out_x << H_POSITION_SHIFT; +	val |= win->out_y << V_POSITION_SHIFT; +	writel(val, &dc->win.pos); + +	val = win->out_w << H_SIZE_SHIFT; +	val |= win->out_h << V_SIZE_SHIFT; +	writel(val, &dc->win.size); + +	val = (win->w * win->bpp / 8) << H_PRESCALED_SIZE_SHIFT; +	val |= win->h << V_PRESCALED_SIZE_SHIFT; +	writel(val, &dc->win.prescaled_size); + +	writel(0, &dc->win.h_initial_dda); +	writel(0, &dc->win.v_initial_dda); + +	h_dda = (win->w * 0x1000) / max(win->out_w - 1, 1); +	v_dda = (win->h * 0x1000) / max(win->out_h - 1, 1); + +	val = h_dda << H_DDA_INC_SHIFT; +	val |= v_dda << V_DDA_INC_SHIFT; +	writel(val, &dc->win.dda_increment); + +	writel(win->stride, &dc->win.line_stride); +	writel(0, &dc->win.buf_stride); + +	val = WIN_ENABLE; +	if (win->bpp < 24) +		val |= COLOR_EXPAND; +	writel(val, &dc->win.win_opt); + +	writel((unsigned long)win->phys_addr, &dc->winbuf.start_addr); +	writel(win->x, &dc->winbuf.addr_h_offset); +	writel(win->y, &dc->winbuf.addr_v_offset); + +	writel(0xff00, &dc->win.blend_nokey); +	writel(0xff00, &dc->win.blend_1win); + +	val = GENERAL_ACT_REQ | WIN_A_ACT_REQ; +	val |= GENERAL_UPDATE | WIN_A_UPDATE; +	writel(val, &dc->cmd.state_ctrl); +} + +static void write_pair(struct fdt_disp_config *config, int item, u32 *reg) +{ +	writel(config->horiz_timing[item] | +			(config->vert_timing[item] << 16), reg); +} + +static int update_display_mode(struct dc_disp_reg *disp, +		struct fdt_disp_config *config) +{ +	unsigned long val; +	unsigned long rate; +	unsigned long div; + +	writel(0x0, &disp->disp_timing_opt); +	write_pair(config, FDT_LCD_TIMING_REF_TO_SYNC, &disp->ref_to_sync); +	write_pair(config, FDT_LCD_TIMING_SYNC_WIDTH, &disp->sync_width); +	write_pair(config, FDT_LCD_TIMING_BACK_PORCH, &disp->back_porch); +	write_pair(config, FDT_LCD_TIMING_FRONT_PORCH, &disp->front_porch); + +	writel(config->width | (config->height << 16), &disp->disp_active); + +	val = DE_SELECT_ACTIVE << DE_SELECT_SHIFT; +	val |= DE_CONTROL_NORMAL << DE_CONTROL_SHIFT; +	writel(val, &disp->data_enable_opt); + +	val = DATA_FORMAT_DF1P1C << DATA_FORMAT_SHIFT; +	val |= DATA_ALIGNMENT_MSB << DATA_ALIGNMENT_SHIFT; +	val |= DATA_ORDER_RED_BLUE << DATA_ORDER_SHIFT; +	writel(val, &disp->disp_interface_ctrl); + +	/* +	 * The pixel clock divider is in 7.1 format (where the bottom bit +	 * represents 0.5). Here we calculate the divider needed to get from +	 * the display clock (typically 600MHz) to the pixel clock. We round +	 * up or down as requried. +	 */ +	rate = clock_get_periph_rate(PERIPH_ID_DISP1, CLOCK_ID_CGENERAL); +	div = ((rate * 2 + config->pixel_clock / 2) / config->pixel_clock) - 2; +	debug("Display clock %lu, divider %lu\n", rate, div); + +	writel(0x00010001, &disp->shift_clk_opt); + +	val = PIXEL_CLK_DIVIDER_PCD1 << PIXEL_CLK_DIVIDER_SHIFT; +	val |= div << SHIFT_CLK_DIVIDER_SHIFT; +	writel(val, &disp->disp_clk_ctrl); + +	return 0; +} + +/* Start up the display and turn on power to PWMs */ +static void basic_init(struct dc_cmd_reg *cmd) +{ +	u32 val; + +	writel(0x00000100, &cmd->gen_incr_syncpt_ctrl); +	writel(0x0000011a, &cmd->cont_syncpt_vsync); +	writel(0x00000000, &cmd->int_type); +	writel(0x00000000, &cmd->int_polarity); +	writel(0x00000000, &cmd->int_mask); +	writel(0x00000000, &cmd->int_enb); + +	val = PW0_ENABLE | PW1_ENABLE | PW2_ENABLE; +	val |= PW3_ENABLE | PW4_ENABLE | PM0_ENABLE; +	val |= PM1_ENABLE; +	writel(val, &cmd->disp_pow_ctrl); + +	val = readl(&cmd->disp_cmd); +	val |= CTRL_MODE_C_DISPLAY << CTRL_MODE_SHIFT; +	writel(val, &cmd->disp_cmd); +} + +static void basic_init_timer(struct dc_disp_reg *disp) +{ +	writel(0x00000020, &disp->mem_high_pri); +	writel(0x00000001, &disp->mem_high_pri_timer); +} + +static const u32 rgb_enb_tab[PIN_REG_COUNT] = { +	0x00000000, +	0x00000000, +	0x00000000, +	0x00000000, +}; + +static const u32 rgb_polarity_tab[PIN_REG_COUNT] = { +	0x00000000, +	0x01000000, +	0x00000000, +	0x00000000, +}; + +static const u32 rgb_data_tab[PIN_REG_COUNT] = { +	0x00000000, +	0x00000000, +	0x00000000, +	0x00000000, +}; + +static const u32 rgb_sel_tab[PIN_OUTPUT_SEL_COUNT] = { +	0x00000000, +	0x00000000, +	0x00000000, +	0x00000000, +	0x00210222, +	0x00002200, +	0x00020000, +}; + +static void rgb_enable(struct dc_com_reg *com) +{ +	int i; + +	for (i = 0; i < PIN_REG_COUNT; i++) { +		writel(rgb_enb_tab[i], &com->pin_output_enb[i]); +		writel(rgb_polarity_tab[i], &com->pin_output_polarity[i]); +		writel(rgb_data_tab[i], &com->pin_output_data[i]); +	} + +	for (i = 0; i < PIN_OUTPUT_SEL_COUNT; i++) +		writel(rgb_sel_tab[i], &com->pin_output_sel[i]); +} + +int setup_window(struct disp_ctl_win *win, struct fdt_disp_config *config) +{ +	win->x = 0; +	win->y = 0; +	win->w = config->width; +	win->h = config->height; +	win->out_x = 0; +	win->out_y = 0; +	win->out_w = config->width; +	win->out_h = config->height; +	win->phys_addr = config->frame_buffer; +	win->stride = config->width * (1 << config->log2_bpp) / 8; +	debug("%s: depth = %d\n", __func__, config->log2_bpp); +	switch (config->log2_bpp) { +	case 5: +	case 24: +		win->fmt = COLOR_DEPTH_R8G8B8A8; +		win->bpp = 32; +		break; +	case 4: +		win->fmt = COLOR_DEPTH_B5G6R5; +		win->bpp = 16; +		break; + +	default: +		debug("Unsupported LCD bit depth"); +		return -1; +	} + +	return 0; +} + +struct fdt_disp_config *tegra_display_get_config(void) +{ +	return config.valid ? &config : NULL; +} + +static void debug_timing(const char *name, unsigned int timing[]) +{ +#ifdef DEBUG +	int i; + +	debug("%s timing: ", name); +	for (i = 0; i < FDT_LCD_TIMING_COUNT; i++) +		debug("%d ", timing[i]); +	debug("\n"); +#endif +} + +/** + * Decode panel information from the fdt, according to a standard binding + * + * @param blob		fdt blob + * @param node		offset of fdt node to read from + * @param config	structure to store fdt config into + * @return 0 if ok, -ve on error + */ +static int tegra_decode_panel(const void *blob, int node, +			      struct fdt_disp_config *config) +{ +	int front, back, ref; + +	config->width = fdtdec_get_int(blob, node, "xres", -1); +	config->height = fdtdec_get_int(blob, node, "yres", -1); +	config->pixel_clock = fdtdec_get_int(blob, node, "clock", 0); +	if (!config->pixel_clock || config->width == -1 || +			config->height == -1) { +		debug("%s: Pixel parameters missing\n", __func__); +		return -FDT_ERR_NOTFOUND; +	} + +	back = fdtdec_get_int(blob, node, "left-margin", -1); +	front = fdtdec_get_int(blob, node, "right-margin", -1); +	ref = fdtdec_get_int(blob, node, "hsync-len", -1); +	if ((back | front | ref) == -1) { +		debug("%s: Horizontal parameters missing\n", __func__); +		return -FDT_ERR_NOTFOUND; +	} + +	/* Use a ref-to-sync of 1 always, and take this from the front porch */ +	config->horiz_timing[FDT_LCD_TIMING_REF_TO_SYNC] = 1; +	config->horiz_timing[FDT_LCD_TIMING_SYNC_WIDTH] = ref; +	config->horiz_timing[FDT_LCD_TIMING_BACK_PORCH] = back; +	config->horiz_timing[FDT_LCD_TIMING_FRONT_PORCH] = front - +		config->horiz_timing[FDT_LCD_TIMING_REF_TO_SYNC]; +	debug_timing("horiz", config->horiz_timing); + +	back = fdtdec_get_int(blob, node, "upper-margin", -1); +	front = fdtdec_get_int(blob, node, "lower-margin", -1); +	ref = fdtdec_get_int(blob, node, "vsync-len", -1); +	if ((back | front | ref) == -1) { +		debug("%s: Vertical parameters missing\n", __func__); +		return -FDT_ERR_NOTFOUND; +	} + +	config->vert_timing[FDT_LCD_TIMING_REF_TO_SYNC] = 1; +	config->vert_timing[FDT_LCD_TIMING_SYNC_WIDTH] = ref; +	config->vert_timing[FDT_LCD_TIMING_BACK_PORCH] = back; +	config->vert_timing[FDT_LCD_TIMING_FRONT_PORCH] = front - +		config->vert_timing[FDT_LCD_TIMING_REF_TO_SYNC]; +	debug_timing("vert", config->vert_timing); + +	return 0; +} + +/** + * Decode the display controller information from the fdt. + * + * @param blob		fdt blob + * @param config	structure to store fdt config into + * @return 0 if ok, -ve on error + */ +static int tegra_display_decode_config(const void *blob, +				       struct fdt_disp_config *config) +{ +	int node, rgb; +	int bpp, bit; + +	/* TODO: Support multiple controllers */ +	node = fdtdec_next_compatible(blob, 0, COMPAT_NVIDIA_TEGRA20_DC); +	if (node < 0) { +		debug("%s: Cannot find display controller node in fdt\n", +		      __func__); +		return node; +	} +	config->disp = (struct disp_ctlr *)fdtdec_get_addr(blob, node, "reg"); +	if (!config->disp) { +		debug("%s: No display controller address\n", __func__); +		return -1; +	} + +	rgb = fdt_subnode_offset(blob, node, "rgb"); + +	config->panel_node = fdtdec_lookup_phandle(blob, rgb, "nvidia,panel"); +	if (!config->panel_node < 0) { +		debug("%s: Cannot find panel information\n", __func__); +		return -1; +	} + +	if (tegra_decode_panel(blob, config->panel_node, config)) { +		debug("%s: Failed to decode panel information\n", __func__); +		return -1; +	} + +	bpp = fdtdec_get_int(blob, config->panel_node, "nvidia,bits-per-pixel", +			     -1); +	bit = ffs(bpp) - 1; +	if (bpp == (1 << bit)) +		config->log2_bpp = bit; +	else +		config->log2_bpp = bpp; +	if (bpp == -1) { +		debug("%s: Pixel bpp parameters missing\n", __func__); +		return -FDT_ERR_NOTFOUND; +	} +	config->bpp = bpp; + +	config->valid = 1;	/* we have a valid configuration */ + +	return 0; +} + +int tegra_display_probe(const void *blob, void *default_lcd_base) +{ +	struct disp_ctl_win window; +	struct dc_ctlr *dc; + +	if (tegra_display_decode_config(blob, &config)) +		return -1; + +	config.frame_buffer = (u32)default_lcd_base; + +	dc = (struct dc_ctlr *)config.disp; + +	/* +	 * A header file for clock constants was NAKed upstream. +	 * TODO: Put this into the FDT and fdt_lcd struct when we have clock +	 * support there +	 */ +	clock_start_periph_pll(PERIPH_ID_HOST1X, CLOCK_ID_PERIPH, +			       144 * 1000000); +	clock_start_periph_pll(PERIPH_ID_DISP1, CLOCK_ID_CGENERAL, +			       600 * 1000000); +	basic_init(&dc->cmd); +	basic_init_timer(&dc->disp); +	rgb_enable(&dc->com); + +	if (config.pixel_clock) +		update_display_mode(&dc->disp, &config); + +	if (setup_window(&window, &config)) +		return -1; + +	update_window(dc, &window); + +	return 0; +} diff --git a/arch/arm/cpu/armv7/tegra20/pwm.c b/arch/arm/cpu/armv7/tegra20/pwm.c new file mode 100644 index 000000000..b655c5cd0 --- /dev/null +++ b/arch/arm/cpu/armv7/tegra20/pwm.c @@ -0,0 +1,101 @@ +/* + * Tegra2 pulse width frequency modulator definitions + * + * Copyright (c) 2011 The Chromium OS Authors. + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#include <common.h> +#include <fdtdec.h> +#include <asm/io.h> +#include <asm/arch/clock.h> +#include <asm/arch/pwm.h> + +struct pwm_info { +	struct pwm_ctlr *pwm;		/* Registers for our pwm controller */ +	int pwm_node;			/* PWM device tree node */ +} local; + +void pwm_enable(unsigned channel, int rate, int pulse_width, int freq_divider) +{ +	u32 reg; + +	assert(channel < PWM_NUM_CHANNELS); + +	/* TODO: Can we use clock_adjust_periph_pll_div() here? */ +	clock_start_periph_pll(PERIPH_ID_PWM, CLOCK_ID_SFROM32KHZ, rate); + +	reg = PWM_ENABLE_MASK; +	reg |= pulse_width << PWM_WIDTH_SHIFT; +	reg |= freq_divider << PWM_DIVIDER_SHIFT; +	writel(reg, &local.pwm[channel].control); +	debug("%s: channel=%d, rate=%d\n", __func__, channel, rate); +} + +int pwm_request(const void *blob, int node, const char *prop_name) +{ +	int pwm_node; +	u32 data[3]; + +	if (fdtdec_get_int_array(blob, node, prop_name, data, +			ARRAY_SIZE(data))) { +		debug("%s: Cannot decode PWM property '%s'\n", __func__, +		      prop_name); +		return -1; +	} + +	pwm_node = fdt_node_offset_by_phandle(blob, data[0]); +	if (pwm_node != local.pwm_node) { +		debug("%s: PWM property '%s' phandle %d not recognised" +		      "- expecting %d\n", __func__, prop_name, data[0], +		      local.pwm_node); +		return -1; +	} +	if (data[1] >= PWM_NUM_CHANNELS) { +		debug("%s: PWM property '%s': invalid channel %u\n", __func__, +		      prop_name, data[1]); +		return -1; +	} + +	/* +	 * TODO: We could maintain a list of requests, but it might not be +	 * worth it for U-Boot. +	 */ +	return data[1]; +} + +int pwm_init(const void *blob) +{ +	local.pwm_node = fdtdec_next_compatible(blob, 0, +						COMPAT_NVIDIA_TEGRA20_PWM); +	if (local.pwm_node < 0) { +		debug("%s: Cannot find device tree node\n", __func__); +		return -1; +	} + +	local.pwm = (struct pwm_ctlr *)fdtdec_get_addr(blob, local.pwm_node, +						       "reg"); +	if (local.pwm == (struct pwm_ctlr *)FDT_ADDR_T_NONE) { +		debug("%s: Cannot find pwm reg address\n", __func__); +		return -1; +	} +	debug("Tegra PWM at %p, node %d\n", local.pwm, local.pwm_node); + +	return 0; +} diff --git a/arch/arm/cpu/tegra20-common/funcmux.c b/arch/arm/cpu/tegra20-common/funcmux.c index 00b8029eb..ece7ad9ec 100644 --- a/arch/arm/cpu/tegra20-common/funcmux.c +++ b/arch/arm/cpu/tegra20-common/funcmux.c @@ -25,6 +25,30 @@  #include <asm/arch/funcmux.h>  #include <asm/arch/pinmux.h> +/* + * The PINMUX macro is used to set up pinmux tables. + */ +#define PINMUX(grp, mux, pupd, tri)                   \ +	{PINGRP_##grp, PMUX_FUNC_##mux, PMUX_PULL_##pupd, PMUX_TRI_##tri} + +static const struct pingroup_config disp1_default[] = { +	PINMUX(LDI,   DISPA,      NORMAL,    NORMAL), +	PINMUX(LHP0,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LHP1,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LHP2,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LHS,   DISPA,      NORMAL,    NORMAL), +	PINMUX(LM0,   RSVD4,      NORMAL,    NORMAL), +	PINMUX(LPP,   DISPA,      NORMAL,    NORMAL), +	PINMUX(LPW0,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LPW2,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LSC0,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LSPI,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LVP1,  DISPA,      NORMAL,    NORMAL), +	PINMUX(LVS,   DISPA,      NORMAL,    NORMAL), +	PINMUX(SLXD,  SPDIF,      NORMAL,    NORMAL), +}; + +  int funcmux_select(enum periph_id id, int config)  {  	int bad_config = config != FUNCMUX_DEFAULT; @@ -257,6 +281,19 @@ int funcmux_select(enum periph_id id, int config)  			break;  		}  		break; +	case PERIPH_ID_DISP1: +		if (config == FUNCMUX_DEFAULT) { +			int i; + +			for (i = PINGRP_LD0; i <= PINGRP_LD17; i++) { +				pinmux_set_func(i, PMUX_FUNC_DISPA); +				pinmux_tristate_disable(i); +				pinmux_set_pullupdown(i, PMUX_PULL_NORMAL); +			} +			pinmux_config_table(disp1_default, +					    ARRAY_SIZE(disp1_default)); +		} +		break;  	default:  		debug("%s: invalid periph_id %d", __func__, id); diff --git a/arch/arm/cpu/tegra20-common/pinmux.c b/arch/arm/cpu/tegra20-common/pinmux.c index 08b83055d..a2a09169e 100644 --- a/arch/arm/cpu/tegra20-common/pinmux.c +++ b/arch/arm/cpu/tegra20-common/pinmux.c @@ -554,7 +554,7 @@ void pinmux_set_func(enum pmux_pingrp pin, enum pmux_func func)  	writel(reg, muxctl);  } -void pinmux_config_pingroup(struct pingroup_config *config) +void pinmux_config_pingroup(const struct pingroup_config *config)  {  	enum pmux_pingrp pin = config->pingroup; @@ -563,7 +563,7 @@ void pinmux_config_pingroup(struct pingroup_config *config)  	pinmux_set_tristate(pin, config->tristate);  } -void pinmux_config_table(struct pingroup_config *config, int len) +void pinmux_config_table(const struct pingroup_config *config, int len)  {  	int i; diff --git a/arch/arm/dts/tegra20.dtsi b/arch/arm/dts/tegra20.dtsi index d936b1e7e..636ec2c1f 100644 --- a/arch/arm/dts/tegra20.dtsi +++ b/arch/arm/dts/tegra20.dtsi @@ -211,4 +211,109 @@  		compatible = "nvidia,tegra20-nand";  		reg = <0x70008000 0x100>;  	}; + +	pwm: pwm@7000a000 { +		compatible = "nvidia,tegra20-pwm"; +		reg = <0x7000a000 0x100>; +		#pwm-cells = <2>; +	}; + +	host1x { +		compatible = "nvidia,tegra20-host1x", "simple-bus"; +		reg = <0x50000000 0x00024000>; +		interrupts = <0 65 0x04   /* mpcore syncpt */ +			      0 67 0x04>; /* mpcore general */ +		status = "disabled"; + +		#address-cells = <1>; +		#size-cells = <1>; + +		ranges = <0x54000000 0x54000000 0x04000000>; + +		/* video-encoding/decoding */ +		mpe { +			reg = <0x54040000 0x00040000>; +			interrupts = <0 68 0x04>; +			status = "disabled"; +		}; + +		/* video input */ +		vi { +			reg = <0x54080000 0x00040000>; +			interrupts = <0 69 0x04>; +			status = "disabled"; +		}; + +		/* EPP */ +		epp { +			reg = <0x540c0000 0x00040000>; +			interrupts = <0 70 0x04>; +			status = "disabled"; +		}; + +		/* ISP */ +		isp { +			reg = <0x54100000 0x00040000>; +			interrupts = <0 71 0x04>; +			status = "disabled"; +		}; + +		/* 2D engine */ +		gr2d { +			reg = <0x54140000 0x00040000>; +			interrupts = <0 72 0x04>; +			status = "disabled"; +		}; + +		/* 3D engine */ +		gr3d { +			reg = <0x54180000 0x00040000>; +			status = "disabled"; +		}; + +		/* display controllers */ +		dc@54200000 { +			compatible = "nvidia,tegra20-dc"; +			reg = <0x54200000 0x00040000>; +			interrupts = <0 73 0x04>; +			status = "disabled"; + +			rgb { +				status = "disabled"; +			}; +		}; + +		dc@54240000 { +			compatible = "nvidia,tegra20-dc"; +			reg = <0x54240000 0x00040000>; +			interrupts = <0 74 0x04>; +			status = "disabled"; + +			rgb { +				status = "disabled"; +			}; +		}; + +		/* outputs */ +		hdmi { +			compatible = "nvidia,tegra20-hdmi"; +			reg = <0x54280000 0x00040000>; +			interrupts = <0 75 0x04>; +			status = "disabled"; +		}; + +		tvo { +			compatible = "nvidia,tegra20-tvo"; +			reg = <0x542c0000 0x00040000>; +			interrupts = <0 76 0x04>; +			status = "disabled"; +		}; + +		dsi { +			compatible = "nvidia,tegra20-dsi"; +			reg = <0x54300000 0x00040000>; +			status = "disabled"; +		}; +	}; +  }; diff --git a/arch/arm/include/asm/arch-exynos/clk.h b/arch/arm/include/asm/arch-exynos/clk.h index 552902573..cd1232350 100644 --- a/arch/arm/include/asm/arch-exynos/clk.h +++ b/arch/arm/include/asm/arch-exynos/clk.h @@ -38,5 +38,9 @@ void set_mmc_clk(int dev_index, unsigned int div);  unsigned long get_lcd_clk(void);  void set_lcd_clk(void);  void set_mipi_clk(void); +void set_i2s_clk_source(void); +int set_i2s_clk_prescaler(unsigned int src_frq, unsigned int dst_frq); +int set_epll_clk(unsigned long rate); +int set_spi_clk(int periph_id, unsigned int rate);  #endif diff --git a/arch/arm/include/asm/arch-exynos/clock.h b/arch/arm/include/asm/arch-exynos/clock.h index fce38efbb..ff6781aae 100644 --- a/arch/arm/include/asm/arch-exynos/clock.h +++ b/arch/arm/include/asm/arch-exynos/clock.h @@ -595,9 +595,38 @@ struct exynos5_clock {  	unsigned int	pll_div2_sel;  	unsigned char	res123[0xf5d8];  }; + +/* structure for epll configuration used in audio clock configuration */ +struct set_epll_con_val { +	unsigned int freq_out;		/* frequency out */ +	unsigned int en_lock_det;	/* enable lock detect */ +	unsigned int m_div;		/* m divider value */ +	unsigned int p_div;		/* p divider value */ +	unsigned int s_div;		/* s divider value */ +	unsigned int k_dsm;		/* k value of delta signal modulator */ +};  #endif  #define MPLL_FOUT_SEL_SHIFT	4 +#define EXYNOS5_EPLLCON0_LOCKED_SHIFT	29  /* EPLL Locked bit position*/ +#define TIMEOUT_EPLL_LOCK		1000 + +#define AUDIO_0_RATIO_MASK		0x0f +#define AUDIO_1_RATIO_MASK		0x0f + +#define AUDIO1_SEL_MASK			0xf +#define CLK_SRC_SCLK_EPLL		0x7 + +/* CON0 bit-fields */ +#define EPLL_CON0_MDIV_MASK		0x1ff +#define EPLL_CON0_PDIV_MASK		0x3f +#define EPLL_CON0_SDIV_MASK		0x7 +#define EPLL_CON0_MDIV_SHIFT		16 +#define EPLL_CON0_PDIV_SHIFT		8 +#define EPLL_CON0_SDIV_SHIFT		0 +#define EPLL_CON0_LOCK_DET_EN_SHIFT	28 +#define EPLL_CON0_LOCK_DET_EN_MASK	1 +  #define MPLL_FOUT_SEL_MASK	0x1  #define BPLL_FOUT_SEL_SHIFT	0  #define BPLL_FOUT_SEL_MASK	0x1 diff --git a/arch/arm/include/asm/arch-exynos/cpu.h b/arch/arm/include/asm/arch-exynos/cpu.h index 2cd4ae152..d1b2ea802 100644 --- a/arch/arm/include/asm/arch-exynos/cpu.h +++ b/arch/arm/include/asm/arch-exynos/cpu.h @@ -51,12 +51,15 @@  #define EXYNOS4_UART_BASE		0x13800000  #define EXYNOS4_I2C_BASE		0x13860000  #define EXYNOS4_ADC_BASE		0x13910000 +#define EXYNOS4_SPI_BASE		0x13920000  #define EXYNOS4_PWMTIMER_BASE		0x139D0000  #define EXYNOS4_MODEM_BASE		0x13A00000  #define EXYNOS4_USBPHY_CONTROL		0x10020704 +#define EXYNOS4_I2S_BASE		0xE2100000  #define EXYNOS4_GPIO_PART4_BASE		DEVICE_NOT_AVAILABLE  #define EXYNOS4_DP_BASE			DEVICE_NOT_AVAILABLE +#define EXYNOS4_SPI_ISP_BASE		DEVICE_NOT_AVAILABLE  /* EXYNOS5 */  #define EXYNOS5_I2C_SPACING		0x10000 @@ -81,7 +84,10 @@  #define EXYNOS5_SROMC_BASE		0x12250000  #define EXYNOS5_UART_BASE		0x12C00000  #define EXYNOS5_I2C_BASE		0x12C60000 +#define EXYNOS5_SPI_BASE		0x12D20000 +#define EXYNOS5_I2S_BASE		0x12D60000  #define EXYNOS5_PWMTIMER_BASE		0x12DD0000 +#define EXYNOS5_SPI_ISP_BASE		0x131A0000  #define EXYNOS5_GPIO_PART2_BASE		0x13400000  #define EXYNOS5_FIMD_BASE		0x14400000  #define EXYNOS5_DP_BASE			0x145B0000 @@ -139,6 +145,15 @@ static inline int cpu_is_##type(void)			\  IS_SAMSUNG_TYPE(exynos4, 0x4)  IS_SAMSUNG_TYPE(exynos5, 0x5) +#define IS_EXYNOS_TYPE(type, id)			\ +static inline int proid_is_##type(void)			\ +{							\ +	return s5p_cpu_id == id;			\ +} + +IS_EXYNOS_TYPE(exynos4210, 0x4210) +IS_EXYNOS_TYPE(exynos5250, 0x5250) +  #define SAMSUNG_BASE(device, base)				\  static inline unsigned int samsung_get_base_##device(void)	\  {								\ @@ -156,6 +171,7 @@ SAMSUNG_BASE(dp, DP_BASE)  SAMSUNG_BASE(sysreg, SYSREG_BASE)  SAMSUNG_BASE(fimd, FIMD_BASE)  SAMSUNG_BASE(i2c, I2C_BASE) +SAMSUNG_BASE(i2s, I2S_BASE)  SAMSUNG_BASE(mipi_dsim, MIPI_DSIM_BASE)  SAMSUNG_BASE(gpio_part1, GPIO_PART1_BASE)  SAMSUNG_BASE(gpio_part2, GPIO_PART2_BASE) @@ -173,6 +189,8 @@ SAMSUNG_BASE(usb_ehci, USB_HOST_EHCI_BASE)  SAMSUNG_BASE(usb_otg, USBOTG_BASE)  SAMSUNG_BASE(watchdog, WATCHDOG_BASE)  SAMSUNG_BASE(power, POWER_BASE) +SAMSUNG_BASE(spi, SPI_BASE) +SAMSUNG_BASE(spi_isp, SPI_ISP_BASE)  #endif  #endif	/* _EXYNOS4_CPU_H */ diff --git a/arch/arm/include/asm/arch-exynos/gpio.h b/arch/arm/include/asm/arch-exynos/gpio.h index 97be4eac0..4db8fd640 100644 --- a/arch/arm/include/asm/arch-exynos/gpio.h +++ b/arch/arm/include/asm/arch-exynos/gpio.h @@ -207,6 +207,25 @@ static inline unsigned int s5p_gpio_base(int nr)  	return 0;  } +static inline unsigned int s5p_gpio_part_max(int nr) +{ +	if (cpu_is_exynos5()) { +		if (nr < EXYNOS5_GPIO_PART1_MAX) +			return 0; +		else if (nr < EXYNOS5_GPIO_PART2_MAX) +			return EXYNOS5_GPIO_PART1_MAX; +		else +			return EXYNOS5_GPIO_PART2_MAX; + +	} else if (cpu_is_exynos4()) { +		if (nr < EXYNOS4_GPIO_PART1_MAX) +			return 0; +		else +			return EXYNOS4_GPIO_PART1_MAX; +	} + +	return 0; +}  #endif  /* Pin configurations */ diff --git a/arch/arm/include/asm/arch-exynos/i2s-regs.h b/arch/arm/include/asm/arch-exynos/i2s-regs.h new file mode 100644 index 000000000..2326ca036 --- /dev/null +++ b/arch/arm/include/asm/arch-exynos/i2s-regs.h @@ -0,0 +1,66 @@ +/* + * Copyright (C) 2012 Samsung Electronics + * R. Chandrasekar <rcsekar@samsung.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#ifndef __I2S_REGS_H__ +#define __I2S_REGS_H__ + +#define CON_TXFIFO_FULL		(1 << 8) +#define CON_TXCH_PAUSE		(1 << 4) +#define CON_ACTIVE		(1 << 0) + +#define MOD_BLCP_SHIFT		24 +#define MOD_BLCP_16BIT		(0 << MOD_BLCP_SHIFT) +#define MOD_BLCP_8BIT		(1 << MOD_BLCP_SHIFT) +#define MOD_BLCP_24BIT		(2 << MOD_BLCP_SHIFT) +#define MOD_BLCP_MASK		(3 << MOD_BLCP_SHIFT) + +#define MOD_BLC_16BIT		(0 << 13) +#define MOD_BLC_8BIT		(1 << 13) +#define MOD_BLC_24BIT		(2 << 13) +#define MOD_BLC_MASK		(3 << 13) + +#define MOD_SLAVE		(1 << 11) +#define MOD_MASK		(3 << 8) +#define MOD_LR_LLOW		(0 << 7) +#define MOD_LR_RLOW		(1 << 7) +#define MOD_SDF_IIS		(0 << 5) +#define MOD_SDF_MSB		(1 << 5) +#define MOD_SDF_LSB		(2 << 5) +#define MOD_SDF_MASK		(3 << 5) +#define MOD_RCLK_256FS		(0 << 3) +#define MOD_RCLK_512FS		(1 << 3) +#define MOD_RCLK_384FS		(2 << 3) +#define MOD_RCLK_768FS		(3 << 3) +#define MOD_RCLK_MASK		(3 << 3) +#define MOD_BCLK_32FS		(0 << 1) +#define MOD_BCLK_48FS		(1 << 1) +#define MOD_BCLK_16FS		(2 << 1) +#define MOD_BCLK_24FS		(3 << 1) +#define MOD_BCLK_MASK		(3 << 1) + +#define MOD_CDCLKCON		(1 << 12) + +#define FIC_TXFLUSH		(1 << 15) +#define FIC_RXFLUSH		(1 << 7) + +#endif /* __I2S_REGS_H__ */ diff --git a/arch/arm/include/asm/arch-exynos/periph.h b/arch/arm/include/asm/arch-exynos/periph.h index b861d7d58..13abd2d70 100644 --- a/arch/arm/include/asm/arch-exynos/periph.h +++ b/arch/arm/include/asm/arch-exynos/periph.h @@ -38,11 +38,18 @@ enum periph_id {  	PERIPH_ID_I2C5,  	PERIPH_ID_I2C6,  	PERIPH_ID_I2C7, +	PERIPH_ID_I2S1,  	PERIPH_ID_SDMMC0,  	PERIPH_ID_SDMMC1,  	PERIPH_ID_SDMMC2,  	PERIPH_ID_SDMMC3, +	PERIPH_ID_SDMMC4,  	PERIPH_ID_SROMC, +	PERIPH_ID_SPI0, +	PERIPH_ID_SPI1, +	PERIPH_ID_SPI2, +	PERIPH_ID_SPI3, +	PERIPH_ID_SPI4,  	PERIPH_ID_UART0,  	PERIPH_ID_UART1,  	PERIPH_ID_UART2, diff --git a/arch/arm/include/asm/arch-exynos/sound.h b/arch/arm/include/asm/arch-exynos/sound.h new file mode 100644 index 000000000..d1bd2f696 --- /dev/null +++ b/arch/arm/include/asm/arch-exynos/sound.h @@ -0,0 +1,44 @@ +/* + * Copyright (C) 2012 Samsung Electronics + * Rajeshwari Shinde <rajeshwari.s@samsung.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + + +#ifndef __SOUND_ARCH_H__ +#define __SOUND_ARCH_H__ + +/* I2S values */ +#define I2S_PLL_CLK		192000000 +#define I2S_SAMPLING_RATE	48000 +#define I2S_BITS_PER_SAMPLE	16 +#define I2S_CHANNELS		2 +#define I2S_RFS			256 +#define I2S_BFS			32 + +/* I2C values */ +#define AUDIO_I2C_BUS		1 +#define AUDIO_I2C_REG		0x1a + +/* Audio Codec */ +#define AUDIO_CODEC		"wm8994" + +#define AUDIO_COMPAT		1 +#endif diff --git a/arch/arm/include/asm/arch-exynos/spi.h b/arch/arm/include/asm/arch-exynos/spi.h new file mode 100644 index 000000000..7cab1e991 --- /dev/null +++ b/arch/arm/include/asm/arch-exynos/spi.h @@ -0,0 +1,78 @@ +/* + * (C) Copyright 2012 SAMSUNG Electronics + * Padmavathi Venna <padma.v@samsung.com> + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License, or + * (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA + */ + +#ifndef __ASM_ARCH_EXYNOS_COMMON_SPI_H_ +#define __ASM_ARCH_EXYNOS_COMMON_SPI_H_ + +#ifndef __ASSEMBLY__ + +/* SPI peripheral register map; padded to 64KB */ +struct exynos_spi { +	unsigned int		ch_cfg;		/* 0x00 */ +	unsigned char		reserved0[4]; +	unsigned int		mode_cfg;	/* 0x08 */ +	unsigned int		cs_reg;		/* 0x0c */ +	unsigned char		reserved1[4]; +	unsigned int		spi_sts;	/* 0x14 */ +	unsigned int		tx_data;	/* 0x18 */ +	unsigned int		rx_data;	/* 0x1c */ +	unsigned int		pkt_cnt;	/* 0x20 */ +	unsigned char		reserved2[4]; +	unsigned char		reserved3[4]; +	unsigned int		fb_clk;		/* 0x2c */ +	unsigned char		padding[0xffd0]; +}; + +#define EXYNOS_SPI_MAX_FREQ	50000000 + +#define SPI_TIMEOUT_MS		10 + +/* SPI_CHCFG */ +#define SPI_CH_HS_EN		(1 << 6) +#define SPI_CH_RST		(1 << 5) +#define SPI_SLAVE_MODE		(1 << 4) +#define SPI_CH_CPOL_L		(1 << 3) +#define SPI_CH_CPHA_B		(1 << 2) +#define SPI_RX_CH_ON		(1 << 1) +#define SPI_TX_CH_ON		(1 << 0) + +/* SPI_MODECFG */ +#define SPI_MODE_CH_WIDTH_WORD	(0x2 << 29) +#define SPI_MODE_BUS_WIDTH_WORD	(0x2 << 17) + +/* SPI_CSREG */ +#define SPI_SLAVE_SIG_INACT	(1 << 0) + +/* SPI_STS */ +#define SPI_ST_TX_DONE		(1 << 25) +#define SPI_FIFO_LVL_MASK	0x1ff +#define SPI_TX_LVL_OFFSET	6 +#define SPI_RX_LVL_OFFSET	15 + +/* Feedback Delay */ +#define SPI_CLK_BYPASS		(0 << 0) +#define SPI_FB_DELAY_90		(1 << 0) +#define SPI_FB_DELAY_180	(2 << 0) +#define SPI_FB_DELAY_270	(3 << 0) + +/* Packet Count */ +#define SPI_PACKET_CNT_EN	(1 << 16) + +#endif /* __ASSEMBLY__ */ +#endif diff --git a/arch/arm/include/asm/arch-s5pc1xx/gpio.h b/arch/arm/include/asm/arch-s5pc1xx/gpio.h index 76b901b39..00e498d83 100644 --- a/arch/arm/include/asm/arch-s5pc1xx/gpio.h +++ b/arch/arm/include/asm/arch-s5pc1xx/gpio.h @@ -143,7 +143,12 @@ static inline unsigned int s5p_gpio_base(int nr)  	return S5PC110_GPIO_BASE;  } -#define s5pc110_gpio_get_nr(bank, pin) \ +static inline unsigned int s5p_gpio_part_max(int nr) +{ +	return 0; +} + +#define s5pc110_gpio_get_nr(bank, pin)	  \  	((((((unsigned int)&(((struct s5pc110_gpio *)S5PC110_GPIO_BASE)->bank))\  	    - S5PC110_GPIO_BASE) / sizeof(struct s5p_gpio_bank)) \  	  * GPIO_PER_BANK) + pin) diff --git a/arch/arm/include/asm/arch-tegra20/dc.h b/arch/arm/include/asm/arch-tegra20/dc.h new file mode 100644 index 000000000..37934e1c6 --- /dev/null +++ b/arch/arm/include/asm/arch-tegra20/dc.h @@ -0,0 +1,545 @@ +/* + *  (C) Copyright 2010 + *  NVIDIA Corporation <www.nvidia.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#ifndef __ASM_ARCH_TEGRA_DC_H +#define __ASM_ARCH_TEGRA_DC_H + +/* Register definitions for the Tegra display controller */ + +/* CMD register 0x000 ~ 0x43 */ +struct dc_cmd_reg { +	/* Address 0x000 ~ 0x002 */ +	uint gen_incr_syncpt;		/* _CMD_GENERAL_INCR_SYNCPT_0 */ +	uint gen_incr_syncpt_ctrl;	/* _CMD_GENERAL_INCR_SYNCPT_CNTRL_0 */ +	uint gen_incr_syncpt_err;	/* _CMD_GENERAL_INCR_SYNCPT_ERROR_0 */ + +	uint reserved0[5];		/* reserved_0[5] */ + +	/* Address 0x008 ~ 0x00a */ +	uint win_a_incr_syncpt;		/* _CMD_WIN_A_INCR_SYNCPT_0 */ +	uint win_a_incr_syncpt_ctrl;	/* _CMD_WIN_A_INCR_SYNCPT_CNTRL_0 */ +	uint win_a_incr_syncpt_err;	/* _CMD_WIN_A_INCR_SYNCPT_ERROR_0 */ + +	uint reserved1[5];		/* reserved_1[5] */ + +	/* Address 0x010 ~ 0x012 */ +	uint win_b_incr_syncpt;		/* _CMD_WIN_B_INCR_SYNCPT_0 */ +	uint win_b_incr_syncpt_ctrl;	/* _CMD_WIN_B_INCR_SYNCPT_CNTRL_0 */ +	uint win_b_incr_syncpt_err;	/* _CMD_WIN_B_INCR_SYNCPT_ERROR_0 */ + +	uint reserved2[5];		/* reserved_2[5] */ + +	/* Address 0x018 ~ 0x01a */ +	uint win_c_incr_syncpt;		/* _CMD_WIN_C_INCR_SYNCPT_0 */ +	uint win_c_incr_syncpt_ctrl;	/* _CMD_WIN_C_INCR_SYNCPT_CNTRL_0 */ +	uint win_c_incr_syncpt_err;	/* _CMD_WIN_C_INCR_SYNCPT_ERROR_0 */ + +	uint reserved3[13];		/* reserved_3[13] */ + +	/* Address 0x028 */ +	uint cont_syncpt_vsync;		/* _CMD_CONT_SYNCPT_VSYNC_0 */ + +	uint reserved4[7];		/* reserved_4[7] */ + +	/* Address 0x030 ~ 0x033 */ +	uint ctxsw;			/* _CMD_CTXSW_0 */ +	uint disp_cmd_opt0;		/* _CMD_DISPLAY_COMMAND_OPTION0_0 */ +	uint disp_cmd;			/* _CMD_DISPLAY_COMMAND_0 */ +	uint sig_raise;			/* _CMD_SIGNAL_RAISE_0 */ + +	uint reserved5[2];		/* reserved_0[2] */ + +	/* Address 0x036 ~ 0x03e */ +	uint disp_pow_ctrl;		/* _CMD_DISPLAY_POWER_CONTROL_0 */ +	uint int_stat;			/* _CMD_INT_STATUS_0 */ +	uint int_mask;			/* _CMD_INT_MASK_0 */ +	uint int_enb;			/* _CMD_INT_ENABLE_0 */ +	uint int_type;			/* _CMD_INT_TYPE_0 */ +	uint int_polarity;		/* _CMD_INT_POLARITY_0 */ +	uint sig_raise1;		/* _CMD_SIGNAL_RAISE1_0 */ +	uint sig_raise2;		/* _CMD_SIGNAL_RAISE2_0 */ +	uint sig_raise3;		/* _CMD_SIGNAL_RAISE3_0 */ + +	uint reserved6;			/* reserved_6 */ + +	/* Address 0x040 ~ 0x043 */ +	uint state_access;		/* _CMD_STATE_ACCESS_0 */ +	uint state_ctrl;		/* _CMD_STATE_CONTROL_0 */ +	uint disp_win_header;		/* _CMD_DISPLAY_WINDOW_HEADER_0 */ +	uint reg_act_ctrl;		/* _CMD_REG_ACT_CONTROL_0 */ +}; + +enum { +	PIN_REG_COUNT		= 4, +	PIN_OUTPUT_SEL_COUNT	= 7, +}; + +/* COM register 0x300 ~ 0x329 */ +struct dc_com_reg { +	/* Address 0x300 ~ 0x301 */ +	uint crc_ctrl;			/* _COM_CRC_CONTROL_0 */ +	uint crc_checksum;		/* _COM_CRC_CHECKSUM_0 */ + +	/* _COM_PIN_OUTPUT_ENABLE0/1/2/3_0: Address 0x302 ~ 0x305 */ +	uint pin_output_enb[PIN_REG_COUNT]; + +	/* _COM_PIN_OUTPUT_POLARITY0/1/2/3_0: Address 0x306 ~ 0x309 */ +	uint pin_output_polarity[PIN_REG_COUNT]; + +	/* _COM_PIN_OUTPUT_DATA0/1/2/3_0: Address 0x30a ~ 0x30d */ +	uint pin_output_data[PIN_REG_COUNT]; + +	/* _COM_PIN_INPUT_ENABLE0_0: Address 0x30e ~ 0x311 */ +	uint pin_input_enb[PIN_REG_COUNT]; + +	/* Address 0x312 ~ 0x313 */ +	uint pin_input_data0;		/* _COM_PIN_INPUT_DATA0_0 */ +	uint pin_input_data1;		/* _COM_PIN_INPUT_DATA1_0 */ + +	/* _COM_PIN_OUTPUT_SELECT0/1/2/3/4/5/6_0: Address 0x314 ~ 0x31a */ +	uint pin_output_sel[PIN_OUTPUT_SEL_COUNT]; + +	/* Address 0x31b ~ 0x329 */ +	uint pin_misc_ctrl;		/* _COM_PIN_MISC_CONTROL_0 */ +	uint pm0_ctrl;			/* _COM_PM0_CONTROL_0 */ +	uint pm0_duty_cycle;		/* _COM_PM0_DUTY_CYCLE_0 */ +	uint pm1_ctrl;			/* _COM_PM1_CONTROL_0 */ +	uint pm1_duty_cycle;		/* _COM_PM1_DUTY_CYCLE_0 */ +	uint spi_ctrl;			/* _COM_SPI_CONTROL_0 */ +	uint spi_start_byte;		/* _COM_SPI_START_BYTE_0 */ +	uint hspi_wr_data_ab;		/* _COM_HSPI_WRITE_DATA_AB_0 */ +	uint hspi_wr_data_cd;		/* _COM_HSPI_WRITE_DATA_CD */ +	uint hspi_cs_dc;		/* _COM_HSPI_CS_DC_0 */ +	uint scratch_reg_a;		/* _COM_SCRATCH_REGISTER_A_0 */ +	uint scratch_reg_b;		/* _COM_SCRATCH_REGISTER_B_0 */ +	uint gpio_ctrl;			/* _COM_GPIO_CTRL_0 */ +	uint gpio_debounce_cnt;		/* _COM_GPIO_DEBOUNCE_COUNTER_0 */ +	uint crc_checksum_latched;	/* _COM_CRC_CHECKSUM_LATCHED_0 */ +}; + +enum dc_disp_h_pulse_pos { +	H_PULSE0_POSITION_A, +	H_PULSE0_POSITION_B, +	H_PULSE0_POSITION_C, +	H_PULSE0_POSITION_D, +	H_PULSE0_POSITION_COUNT, +}; + +struct _disp_h_pulse { +	/* _DISP_H_PULSE0/1/2_CONTROL_0 */ +	uint h_pulse_ctrl; +	/* _DISP_H_PULSE0/1/2_POSITION_A/B/C/D_0 */ +	uint h_pulse_pos[H_PULSE0_POSITION_COUNT]; +}; + +enum dc_disp_v_pulse_pos { +	V_PULSE0_POSITION_A, +	V_PULSE0_POSITION_B, +	V_PULSE0_POSITION_C, +	V_PULSE0_POSITION_COUNT, +}; + +struct _disp_v_pulse0 { +	/* _DISP_H_PULSE0/1_CONTROL_0 */ +	uint v_pulse_ctrl; +	/* _DISP_H_PULSE0/1_POSITION_A/B/C_0 */ +	uint v_pulse_pos[V_PULSE0_POSITION_COUNT]; +}; + +struct _disp_v_pulse2 { +	/* _DISP_H_PULSE2/3_CONTROL_0 */ +	uint v_pulse_ctrl; +	/* _DISP_H_PULSE2/3_POSITION_A_0 */ +	uint v_pulse_pos_a; +}; + +enum dc_disp_h_pulse_reg { +	H_PULSE0, +	H_PULSE1, +	H_PULSE2, +	H_PULSE_COUNT, +}; + +enum dc_disp_pp_select { +	PP_SELECT_A, +	PP_SELECT_B, +	PP_SELECT_C, +	PP_SELECT_D, +	PP_SELECT_COUNT, +}; + +/* DISP register 0x400 ~ 0x4c1 */ +struct dc_disp_reg { +	/* Address 0x400 ~ 0x40a */ +	uint disp_signal_opt0;		/* _DISP_DISP_SIGNAL_OPTIONS0_0 */ +	uint disp_signal_opt1;		/* _DISP_DISP_SIGNAL_OPTIONS1_0 */ +	uint disp_win_opt;		/* _DISP_DISP_WIN_OPTIONS_0 */ +	uint mem_high_pri;		/* _DISP_MEM_HIGH_PRIORITY_0 */ +	uint mem_high_pri_timer;	/* _DISP_MEM_HIGH_PRIORITY_TIMER_0 */ +	uint disp_timing_opt;		/* _DISP_DISP_TIMING_OPTIONS_0 */ +	uint ref_to_sync;		/* _DISP_REF_TO_SYNC_0 */ +	uint sync_width;		/* _DISP_SYNC_WIDTH_0 */ +	uint back_porch;		/* _DISP_BACK_PORCH_0 */ +	uint disp_active;		/* _DISP_DISP_ACTIVE_0 */ +	uint front_porch;		/* _DISP_FRONT_PORCH_0 */ + +	/* Address 0x40b ~ 0x419: _DISP_H_PULSE0/1/2_  */ +	struct _disp_h_pulse h_pulse[H_PULSE_COUNT]; + +	/* Address 0x41a ~ 0x421 */ +	struct _disp_v_pulse0 v_pulse0;	/* _DISP_V_PULSE0_ */ +	struct _disp_v_pulse0 v_pulse1;	/* _DISP_V_PULSE1_ */ + +	/* Address 0x422 ~ 0x425 */ +	struct _disp_v_pulse2 v_pulse3;	/* _DISP_V_PULSE2_ */ +	struct _disp_v_pulse2 v_pulse4;	/* _DISP_V_PULSE3_ */ + +	/* Address 0x426 ~ 0x429 */ +	uint m0_ctrl;			/* _DISP_M0_CONTROL_0 */ +	uint m1_ctrl;			/* _DISP_M1_CONTROL_0 */ +	uint di_ctrl;			/* _DISP_DI_CONTROL_0 */ +	uint pp_ctrl;			/* _DISP_PP_CONTROL_0 */ + +	/* Address 0x42a ~ 0x42d: _DISP_PP_SELECT_A/B/C/D_0 */ +	uint pp_select[PP_SELECT_COUNT]; + +	/* Address 0x42e ~ 0x435 */ +	uint disp_clk_ctrl;		/* _DISP_DISP_CLOCK_CONTROL_0 */ +	uint disp_interface_ctrl;	/* _DISP_DISP_INTERFACE_CONTROL_0 */ +	uint disp_color_ctrl;		/* _DISP_DISP_COLOR_CONTROL_0 */ +	uint shift_clk_opt;		/* _DISP_SHIFT_CLOCK_OPTIONS_0 */ +	uint data_enable_opt;		/* _DISP_DATA_ENABLE_OPTIONS_0 */ +	uint serial_interface_opt;	/* _DISP_SERIAL_INTERFACE_OPTIONS_0 */ +	uint lcd_spi_opt;		/* _DISP_LCD_SPI_OPTIONS_0 */ +	uint border_color;		/* _DISP_BORDER_COLOR_0 */ + +	/* Address 0x436 ~ 0x439 */ +	uint color_key0_lower;		/* _DISP_COLOR_KEY0_LOWER_0 */ +	uint color_key0_upper;		/* _DISP_COLOR_KEY0_UPPER_0 */ +	uint color_key1_lower;		/* _DISP_COLOR_KEY1_LOWER_0 */ +	uint color_key1_upper;		/* _DISP_COLOR_KEY1_UPPER_0 */ + +	uint reserved0[2];		/* reserved_0[2] */ + +	/* Address 0x43c ~ 0x442 */ +	uint cursor_foreground;		/* _DISP_CURSOR_FOREGROUND_0 */ +	uint cursor_background;		/* _DISP_CURSOR_BACKGROUND_0 */ +	uint cursor_start_addr;		/* _DISP_CURSOR_START_ADDR_0 */ +	uint cursor_start_addr_ns;	/* _DISP_CURSOR_START_ADDR_NS_0 */ +	uint cursor_pos;		/* _DISP_CURSOR_POSITION_0 */ +	uint cursor_pos_ns;		/* _DISP_CURSOR_POSITION_NS_0 */ +	uint seq_ctrl;			/* _DISP_INIT_SEQ_CONTROL_0 */ + +	/* Address 0x442 ~ 0x446 */ +	uint spi_init_seq_data_a;	/* _DISP_SPI_INIT_SEQ_DATA_A_0 */ +	uint spi_init_seq_data_b;	/* _DISP_SPI_INIT_SEQ_DATA_B_0 */ +	uint spi_init_seq_data_c;	/* _DISP_SPI_INIT_SEQ_DATA_C_0 */ +	uint spi_init_seq_data_d;	/* _DISP_SPI_INIT_SEQ_DATA_D_0 */ + +	uint reserved1[0x39];		/* reserved1[0x39], */ + +	/* Address 0x480 ~ 0x484 */ +	uint dc_mccif_fifoctrl;		/* _DISP_DC_MCCIF_FIFOCTRL_0 */ +	uint mccif_disp0a_hyst;		/* _DISP_MCCIF_DISPLAY0A_HYST_0 */ +	uint mccif_disp0b_hyst;		/* _DISP_MCCIF_DISPLAY0B_HYST_0 */ +	uint mccif_disp0c_hyst;		/* _DISP_MCCIF_DISPLAY0C_HYST_0 */ +	uint mccif_disp1b_hyst;		/* _DISP_MCCIF_DISPLAY1B_HYST_0 */ + +	uint reserved2[0x3b];		/* reserved2[0x3b] */ + +	/* Address 0x4c0 ~ 0x4c1 */ +	uint dac_crt_ctrl;		/* _DISP_DAC_CRT_CTRL_0 */ +	uint disp_misc_ctrl;		/* _DISP_DISP_MISC_CONTROL_0 */ +}; + +enum dc_winc_filter_p { +	WINC_FILTER_COUNT	= 0x10, +}; + +/* Window A/B/C register 0x500 ~ 0x628 */ +struct dc_winc_reg { + +	/* Address 0x500 */ +	uint color_palette;		/* _WINC_COLOR_PALETTE_0 */ + +	uint reserved0[0xff];		/* reserved_0[0xff] */ + +	/* Address 0x600 */ +	uint palette_color_ext;		/* _WINC_PALETTE_COLOR_EXT_0 */ + +	/* _WINC_H_FILTER_P00~0F_0 */ +	/* Address 0x601 ~ 0x610 */ +	uint h_filter_p[WINC_FILTER_COUNT]; + +	/* Address 0x611 ~ 0x618 */ +	uint csc_yof;			/* _WINC_CSC_YOF_0 */ +	uint csc_kyrgb;			/* _WINC_CSC_KYRGB_0 */ +	uint csc_kur;			/* _WINC_CSC_KUR_0 */ +	uint csc_kvr;			/* _WINC_CSC_KVR_0 */ +	uint csc_kug;			/* _WINC_CSC_KUG_0 */ +	uint csc_kvg;			/* _WINC_CSC_KVG_0 */ +	uint csc_kub;			/* _WINC_CSC_KUB_0 */ +	uint csc_kvb;			/* _WINC_CSC_KVB_0 */ + +	/* Address 0x619 ~ 0x628: _WINC_V_FILTER_P00~0F_0 */ +	uint v_filter_p[WINC_FILTER_COUNT]; +}; + +/* WIN A/B/C Register 0x700 ~ 0x714*/ +struct dc_win_reg { +	/* Address 0x700 ~ 0x714 */ +	uint win_opt;			/* _WIN_WIN_OPTIONS_0 */ +	uint byte_swap;			/* _WIN_BYTE_SWAP_0 */ +	uint buffer_ctrl;		/* _WIN_BUFFER_CONTROL_0 */ +	uint color_depth;		/* _WIN_COLOR_DEPTH_0 */ +	uint pos;			/* _WIN_POSITION_0 */ +	uint size;			/* _WIN_SIZE_0 */ +	uint prescaled_size;		/* _WIN_PRESCALED_SIZE_0 */ +	uint h_initial_dda;		/* _WIN_H_INITIAL_DDA_0 */ +	uint v_initial_dda;		/* _WIN_V_INITIAL_DDA_0 */ +	uint dda_increment;		/* _WIN_DDA_INCREMENT_0 */ +	uint line_stride;		/* _WIN_LINE_STRIDE_0 */ +	uint buf_stride;		/* _WIN_BUF_STRIDE_0 */ +	uint uv_buf_stride;		/* _WIN_UV_BUF_STRIDE_0 */ +	uint buffer_addr_mode;		/* _WIN_BUFFER_ADDR_MODE_0 */ +	uint dv_ctrl;			/* _WIN_DV_CONTROL_0 */ +	uint blend_nokey;		/* _WIN_BLEND_NOKEY_0 */ +	uint blend_1win;		/* _WIN_BLEND_1WIN_0 */ +	uint blend_2win_x;		/* _WIN_BLEND_2WIN_X_0 */ +	uint blend_2win_y;		/* _WIN_BLEND_2WIN_Y_0 */ +	uint blend_3win_xy;		/* _WIN_BLEND_3WIN_XY_0 */ +	uint hp_fetch_ctrl;		/* _WIN_HP_FETCH_CONTROL_0 */ +}; + +/* WINBUF A/B/C Register 0x800 ~ 0x80a */ +struct dc_winbuf_reg { +	/* Address 0x800 ~ 0x80a */ +	uint start_addr;		/* _WINBUF_START_ADDR_0 */ +	uint start_addr_ns;		/* _WINBUF_START_ADDR_NS_0 */ +	uint start_addr_u;		/* _WINBUF_START_ADDR_U_0 */ +	uint start_addr_u_ns;		/* _WINBUF_START_ADDR_U_NS_0 */ +	uint start_addr_v;		/* _WINBUF_START_ADDR_V_0 */ +	uint start_addr_v_ns;		/* _WINBUF_START_ADDR_V_NS_0 */ +	uint addr_h_offset;		/* _WINBUF_ADDR_H_OFFSET_0 */ +	uint addr_h_offset_ns;		/* _WINBUF_ADDR_H_OFFSET_NS_0 */ +	uint addr_v_offset;		/* _WINBUF_ADDR_V_OFFSET_0 */ +	uint addr_v_offset_ns;		/* _WINBUF_ADDR_V_OFFSET_NS_0 */ +	uint uflow_status;		/* _WINBUF_UFLOW_STATUS_0 */ +}; + +/* Display Controller (DC_) regs */ +struct dc_ctlr { +	struct dc_cmd_reg cmd;		/* CMD register 0x000 ~ 0x43 */ +	uint reserved0[0x2bc]; + +	struct dc_com_reg com;		/* COM register 0x300 ~ 0x329 */ +	uint reserved1[0xd6]; + +	struct dc_disp_reg disp;	/* DISP register 0x400 ~ 0x4c1 */ +	uint reserved2[0x3e]; + +	struct dc_winc_reg winc;	/* Window A/B/C 0x500 ~ 0x628 */ +	uint reserved3[0xd7]; + +	struct dc_win_reg win;		/* WIN A/B/C 0x700 ~ 0x714*/ +	uint reserved4[0xeb]; + +	struct dc_winbuf_reg winbuf;	/* WINBUF A/B/C 0x800 ~ 0x80a */ +}; + +#define BIT(pos)	(1U << pos) + +/* DC_CMD_DISPLAY_COMMAND 0x032 */ +#define CTRL_MODE_SHIFT		5 +#define CTRL_MODE_MASK		(0x3 << CTRL_MODE_SHIFT) +enum { +	CTRL_MODE_STOP, +	CTRL_MODE_C_DISPLAY, +	CTRL_MODE_NC_DISPLAY, +}; + +/* _WIN_COLOR_DEPTH_0 */ +enum win_color_depth_id { +	COLOR_DEPTH_P1, +	COLOR_DEPTH_P2, +	COLOR_DEPTH_P4, +	COLOR_DEPTH_P8, +	COLOR_DEPTH_B4G4R4A4, +	COLOR_DEPTH_B5G5R5A, +	COLOR_DEPTH_B5G6R5, +	COLOR_DEPTH_AB5G5R5, +	COLOR_DEPTH_B8G8R8A8 = 12, +	COLOR_DEPTH_R8G8B8A8, +	COLOR_DEPTH_B6x2G6x2R6x2A8, +	COLOR_DEPTH_R6x2G6x2B6x2A8, +	COLOR_DEPTH_YCbCr422, +	COLOR_DEPTH_YUV422, +	COLOR_DEPTH_YCbCr420P, +	COLOR_DEPTH_YUV420P, +	COLOR_DEPTH_YCbCr422P, +	COLOR_DEPTH_YUV422P, +	COLOR_DEPTH_YCbCr422R, +	COLOR_DEPTH_YUV422R, +	COLOR_DEPTH_YCbCr422RA, +	COLOR_DEPTH_YUV422RA, +}; + +/* DC_CMD_DISPLAY_POWER_CONTROL 0x036 */ +#define PW0_ENABLE		BIT(0) +#define PW1_ENABLE		BIT(2) +#define PW2_ENABLE		BIT(4) +#define PW3_ENABLE		BIT(6) +#define PW4_ENABLE		BIT(8) +#define PM0_ENABLE		BIT(16) +#define PM1_ENABLE		BIT(18) +#define SPI_ENABLE		BIT(24) +#define HSPI_ENABLE		BIT(25) + +/* DC_CMD_STATE_CONTROL 0x041 */ +#define GENERAL_ACT_REQ		BIT(0) +#define WIN_A_ACT_REQ		BIT(1) +#define WIN_B_ACT_REQ		BIT(2) +#define WIN_C_ACT_REQ		BIT(3) +#define GENERAL_UPDATE		BIT(8) +#define WIN_A_UPDATE		BIT(9) +#define WIN_B_UPDATE		BIT(10) +#define WIN_C_UPDATE		BIT(11) + +/* DC_CMD_DISPLAY_WINDOW_HEADER 0x042 */ +#define WINDOW_A_SELECT		BIT(4) +#define WINDOW_B_SELECT		BIT(5) +#define WINDOW_C_SELECT		BIT(6) + +/* DC_DISP_DISP_CLOCK_CONTROL 0x42e */ +#define SHIFT_CLK_DIVIDER_SHIFT	0 +#define SHIFT_CLK_DIVIDER_MASK	(0xff << SHIFT_CLK_DIVIDER_SHIFT) +#define	PIXEL_CLK_DIVIDER_SHIFT	8 +#define	PIXEL_CLK_DIVIDER_MSK	(0xf << PIXEL_CLK_DIVIDER_SHIFT) +enum { +	PIXEL_CLK_DIVIDER_PCD1, +	PIXEL_CLK_DIVIDER_PCD1H, +	PIXEL_CLK_DIVIDER_PCD2, +	PIXEL_CLK_DIVIDER_PCD3, +	PIXEL_CLK_DIVIDER_PCD4, +	PIXEL_CLK_DIVIDER_PCD6, +	PIXEL_CLK_DIVIDER_PCD8, +	PIXEL_CLK_DIVIDER_PCD9, +	PIXEL_CLK_DIVIDER_PCD12, +	PIXEL_CLK_DIVIDER_PCD16, +	PIXEL_CLK_DIVIDER_PCD18, +	PIXEL_CLK_DIVIDER_PCD24, +	PIXEL_CLK_DIVIDER_PCD13, +}; + +/* DC_DISP_DISP_INTERFACE_CONTROL 0x42f */ +#define DATA_FORMAT_SHIFT	0 +#define DATA_FORMAT_MASK	(0xf << DATA_FORMAT_SHIFT) +enum { +	DATA_FORMAT_DF1P1C, +	DATA_FORMAT_DF1P2C24B, +	DATA_FORMAT_DF1P2C18B, +	DATA_FORMAT_DF1P2C16B, +	DATA_FORMAT_DF2S, +	DATA_FORMAT_DF3S, +	DATA_FORMAT_DFSPI, +	DATA_FORMAT_DF1P3C24B, +	DATA_FORMAT_DF1P3C18B, +}; +#define DATA_ALIGNMENT_SHIFT	8 +enum { +	DATA_ALIGNMENT_MSB, +	DATA_ALIGNMENT_LSB, +}; +#define DATA_ORDER_SHIFT	9 +enum { +	DATA_ORDER_RED_BLUE, +	DATA_ORDER_BLUE_RED, +}; + +/* DC_DISP_DATA_ENABLE_OPTIONS 0x432 */ +#define DE_SELECT_SHIFT		0 +#define DE_SELECT_MASK		(0x3 << DE_SELECT_SHIFT) +#define DE_SELECT_ACTIVE_BLANK	0x0 +#define DE_SELECT_ACTIVE	0x1 +#define DE_SELECT_ACTIVE_IS	0x2 +#define DE_CONTROL_SHIFT	2 +#define DE_CONTROL_MASK		(0x7 << DE_CONTROL_SHIFT) +enum { +	DE_CONTROL_ONECLK, +	DE_CONTROL_NORMAL, +	DE_CONTROL_EARLY_EXT, +	DE_CONTROL_EARLY, +	DE_CONTROL_ACTIVE_BLANK, +}; + +/* DC_WIN_WIN_OPTIONS 0x700 */ +#define H_DIRECTION		BIT(0) +enum { +	H_DIRECTION_INCREMENT, +	H_DIRECTION_DECREMENT, +}; +#define V_DIRECTION		BIT(2) +enum { +	V_DIRECTION_INCREMENT, +	V_DIRECTION_DECREMENT, +}; +#define COLOR_EXPAND		BIT(6) +#define CP_ENABLE		BIT(16) +#define DV_ENABLE		BIT(20) +#define WIN_ENABLE		BIT(30) + +/* DC_WIN_BYTE_SWAP 0x701 */ +#define BYTE_SWAP_SHIFT		0 +#define BYTE_SWAP_MASK		(3 << BYTE_SWAP_SHIFT) +enum { +	BYTE_SWAP_NOSWAP, +	BYTE_SWAP_SWAP2, +	BYTE_SWAP_SWAP4, +	BYTE_SWAP_SWAP4HW +}; + +/* DC_WIN_POSITION 0x704 */ +#define H_POSITION_SHIFT	0 +#define H_POSITION_MASK		(0x1FFF << H_POSITION_SHIFT) +#define V_POSITION_SHIFT	16 +#define V_POSITION_MASK		(0x1FFF << V_POSITION_SHIFT) + +/* DC_WIN_SIZE 0x705 */ +#define H_SIZE_SHIFT		0 +#define H_SIZE_MASK		(0x1FFF << H_SIZE_SHIFT) +#define V_SIZE_SHIFT		16 +#define V_SIZE_MASK		(0x1FFF << V_SIZE_SHIFT) + +/* DC_WIN_PRESCALED_SIZE 0x706 */ +#define H_PRESCALED_SIZE_SHIFT	0 +#define H_PRESCALED_SIZE_MASK	(0x7FFF << H_PRESCALED_SIZE) +#define V_PRESCALED_SIZE_SHIFT	16 +#define V_PRESCALED_SIZE_MASK	(0x1FFF << V_PRESCALED_SIZE) + +/* DC_WIN_DDA_INCREMENT 0x709 */ +#define H_DDA_INC_SHIFT		0 +#define H_DDA_INC_MASK		(0xFFFF << H_DDA_INC_SHIFT) +#define V_DDA_INC_SHIFT		16 +#define V_DDA_INC_MASK		(0xFFFF << V_DDA_INC_SHIFT) + +#endif /* __ASM_ARCH_TEGRA_DC_H */ diff --git a/arch/arm/include/asm/arch-tegra20/display.h b/arch/arm/include/asm/arch-tegra20/display.h new file mode 100644 index 000000000..c8709590c --- /dev/null +++ b/arch/arm/include/asm/arch-tegra20/display.h @@ -0,0 +1,152 @@ +/* + *  (C) Copyright 2010 + *  NVIDIA Corporation <www.nvidia.com> + * + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#ifndef __ASM_ARCH_TEGRA_DISPLAY_H +#define __ASM_ARCH_TEGRA_DISPLAY_H + +#include <asm/arch/dc.h> +#include <fdtdec.h> + +/* This holds information about a window which can be displayed */ +struct disp_ctl_win { +	enum win_color_depth_id fmt;	/* Color depth/format */ +	unsigned	bpp;		/* Bits per pixel */ +	phys_addr_t	phys_addr;	/* Physical address in memory */ +	unsigned	x;		/* Horizontal address offset (bytes) */ +	unsigned	y;		/* Veritical address offset (bytes) */ +	unsigned	w;		/* Width of source window */ +	unsigned	h;		/* Height of source window */ +	unsigned	stride;		/* Number of bytes per line */ +	unsigned	out_x;		/* Left edge of output window (col) */ +	unsigned	out_y;		/* Top edge of output window (row) */ +	unsigned	out_w;		/* Width of output window in pixels */ +	unsigned	out_h;		/* Height of output window in pixels */ +}; + +#define FDT_LCD_TIMINGS	4 + +enum { +	FDT_LCD_TIMING_REF_TO_SYNC, +	FDT_LCD_TIMING_SYNC_WIDTH, +	FDT_LCD_TIMING_BACK_PORCH, +	FDT_LCD_TIMING_FRONT_PORCH, + +	FDT_LCD_TIMING_COUNT, +}; + +enum lcd_cache_t { +	FDT_LCD_CACHE_OFF		= 0, +	FDT_LCD_CACHE_WRITE_THROUGH	= 1 << 0, +	FDT_LCD_CACHE_WRITE_BACK	= 1 << 1, +	FDT_LCD_CACHE_FLUSH		= 1 << 2, +	FDT_LCD_CACHE_WRITE_BACK_FLUSH	= FDT_LCD_CACHE_WRITE_BACK | +						FDT_LCD_CACHE_FLUSH, +}; + +/* Information about the display controller */ +struct fdt_disp_config { +	int valid;			/* config is valid */ +	int width;			/* width in pixels */ +	int height;			/* height in pixels */ +	int bpp;			/* number of bits per pixel */ + +	/* +	 * log2 of number of bpp, in general, unless it bpp is 24 in which +	 * case this field holds 24 also! This is a U-Boot thing. +	 */ +	int log2_bpp; +	struct disp_ctlr *disp;		/* Display controller to use */ +	fdt_addr_t frame_buffer;	/* Address of frame buffer */ +	unsigned pixel_clock;		/* Pixel clock in Hz */ +	uint horiz_timing[FDT_LCD_TIMING_COUNT];	/* Horizontal timing */ +	uint vert_timing[FDT_LCD_TIMING_COUNT];		/* Vertical timing */ +	int panel_node;			/* node offset of panel information */ +}; + +/* Information about the LCD panel */ +struct fdt_panel_config { +	int pwm_channel;		/* PWM channel to use for backlight */ +	enum lcd_cache_t cache_type; + +	struct fdt_gpio_state backlight_en;	/* GPIO for backlight enable */ +	struct fdt_gpio_state lvds_shutdown;	/* GPIO for lvds shutdown */ +	struct fdt_gpio_state backlight_vdd;	/* GPIO for backlight vdd */ +	struct fdt_gpio_state panel_vdd;	/* GPIO for panel vdd */ +	/* +	 * Panel required timings +	 * Timing 1: delay between panel_vdd-rise and data-rise +	 * Timing 2: delay between data-rise and backlight_vdd-rise +	 * Timing 3: delay between backlight_vdd and pwm-rise +	 * Timing 4: delay between pwm-rise and backlight_en-rise +	 */ +	uint panel_timings[FDT_LCD_TIMINGS]; +}; + +/** + * Register a new display based on device tree configuration. + * + * The frame buffer can be positioned by U-Boot or overriden by the fdt. + * You should pass in the U-Boot address here, and check the contents of + * struct fdt_disp_config to see what was actually chosen. + * + * @param blob			Device tree blob + * @param default_lcd_base	Default address of LCD frame buffer + * @return 0 if ok, -1 on error (unsupported bits per pixel) + */ +int tegra_display_probe(const void *blob, void *default_lcd_base); + +/** + * Return the current display configuration + * + * @return pointer to display configuration, or NULL if there is no valid + * config + */ +struct fdt_disp_config *tegra_display_get_config(void); + +/** + * Perform the next stage of the LCD init if it is time to do so. + * + * LCD init can be time-consuming because of the number of delays we need + * while waiting for the backlight power supply, etc. This function can + * be called at various times during U-Boot operation to advance the + * initialization of the LCD to the next stage if sufficient time has + * passed since the last stage. It keeps track of what stage it is up to + * and the time that it is permitted to move to the next stage. + * + * The final call should have wait=1 to complete the init. + * + * @param blob	fdt blob containing LCD information + * @param wait	1 to wait until all init is complete, and then return + *		0 to return immediately, potentially doing nothing if it is + *		not yet time for the next init. + */ +int tegra_lcd_check_next_stage(const void *blob, int wait); + +/** + * Set up the maximum LCD size so we can size the frame buffer. + * + * @param blob	fdt blob containing LCD information + */ +void tegra_lcd_early_init(const void *blob); + +#endif /*__ASM_ARCH_TEGRA_DISPLAY_H*/ diff --git a/arch/arm/include/asm/arch-tegra20/pinmux.h b/arch/arm/include/asm/arch-tegra20/pinmux.h index 03fa7ca64..797e158e6 100644 --- a/arch/arm/include/asm/arch-tegra20/pinmux.h +++ b/arch/arm/include/asm/arch-tegra20/pinmux.h @@ -339,7 +339,7 @@ void pinmux_set_pullupdown(enum pmux_pingrp pin, enum pmux_pull pupd);  void pinmux_set_func(enum pmux_pingrp pin, enum pmux_func func);  /* Set the complete configuration for a pin group */ -void pinmux_config_pingroup(struct pingroup_config *config); +void pinmux_config_pingroup(const struct pingroup_config *config);  void pinmux_set_tristate(enum pmux_pingrp pin, int enable); @@ -349,6 +349,6 @@ void pinmux_set_tristate(enum pmux_pingrp pin, int enable);   * @param config	List of config items   * @param len		Number of config items in list   */ -void pinmux_config_table(struct pingroup_config *config, int len); +void pinmux_config_table(const struct pingroup_config *config, int len);  #endif	/* PINMUX_H */ diff --git a/arch/arm/include/asm/arch-tegra20/pwm.h b/arch/arm/include/asm/arch-tegra20/pwm.h new file mode 100644 index 000000000..9e03837cc --- /dev/null +++ b/arch/arm/include/asm/arch-tegra20/pwm.h @@ -0,0 +1,75 @@ +/* + * Tegra pulse width frequency modulator definitions + * + * Copyright (c) 2011 The Chromium OS Authors. + * See file CREDITS for list of people who contributed to this + * project. + * + * This program is free software; you can redistribute it and/or + * modify it under the terms of the GNU General Public License as + * published by the Free Software Foundation; either version 2 of + * the License, or (at your option) any later version. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, + * MA 02111-1307 USA + */ + +#ifndef __ASM_ARCH_TEGRA_PWM_H +#define __ASM_ARCH_TEGRA_PWM_H + +/* This is a single PWM channel */ +struct pwm_ctlr { +	uint control;		/* Control register */ +	uint reserved[3];	/* Space space */ +}; + +#define PWM_NUM_CHANNELS	4 + +/* PWM_CONTROLLER_PWM_CSR_0/1/2/3_0 */ +#define PWM_ENABLE_SHIFT	31 +#define PWM_ENABLE_MASK	(0x1 << PWM_ENABLE_SHIFT) + +#define PWM_WIDTH_SHIFT	16 +#define PWM_WIDTH_MASK		(0x7FFF << PWM_WIDTH_SHIFT) + +#define PWM_DIVIDER_SHIFT	0 +#define PWM_DIVIDER_MASK	(0x1FFF << PWM_DIVIDER_SHIFT) + +/** + * Program the PWM with the given parameters. + * + * @param channel	PWM channel to update + * @param rate		Clock rate to use for PWM + * @param pulse_width	high pulse width: 0=always low, 1=1/256 pulse high, + *			n = n/256 pulse high + * @param freq_divider	frequency divider value (1 to use rate as is) + */ +void pwm_enable(unsigned channel, int rate, int pulse_width, int freq_divider); + +/** + * Request a pwm channel as referenced by a device tree node. + * + * This channel can then be passed to pwm_enable(). + * + * @param blob		Device tree blob + * @param node		Node containing reference to pwm + * @param prop_name	Property name of pwm reference + * @return channel number, if ok, else -1 + */ +int pwm_request(const void *blob, int node, const char *prop_name); + +/** + * Set up the pwm controller, by looking it up in the fdt. + * + * @return 0 if ok, -1 if the device tree node was not found or invalid. + */ +int pwm_init(const void *blob); + +#endif	/* __ASM_ARCH_TEGRA_PWM_H */ diff --git a/arch/arm/include/asm/system.h b/arch/arm/include/asm/system.h index 2b28a261b..78ca8e0a6 100644 --- a/arch/arm/include/asm/system.h +++ b/arch/arm/include/asm/system.h @@ -75,6 +75,37 @@ static inline void set_cr(unsigned int val)  	isb();  } +/* options available for data cache on each page */ +enum dcache_option { +	DCACHE_OFF = 0x12, +	DCACHE_WRITETHROUGH = 0x1a, +	DCACHE_WRITEBACK = 0x1e, +}; + +/* Size of an MMU section */ +enum { +	MMU_SECTION_SHIFT	= 20, +	MMU_SECTION_SIZE	= 1 << MMU_SECTION_SHIFT, +}; + +/** + * Change the cache settings for a region. + * + * \param start		start address of memory region to change + * \param size		size of memory region to change + * \param option	dcache option to select + */ +void mmu_set_region_dcache_behaviour(u32 start, int size, +				     enum dcache_option option); + +/** + * Register an update to the page tables, and flush the TLB + * + * \param start		start address of update in page table + * \param stop		stop address of update in page table + */ +void mmu_page_table_flush(unsigned long start, unsigned long stop); +  #endif /* __ASSEMBLY__ */  #define arch_align_stack(x) (x) diff --git a/arch/arm/lib/cache-cp15.c b/arch/arm/lib/cache-cp15.c index 939de10e0..6edf815d4 100644 --- a/arch/arm/lib/cache-cp15.c +++ b/arch/arm/lib/cache-cp15.c @@ -26,12 +26,6 @@  #if !(defined(CONFIG_SYS_ICACHE_OFF) && defined(CONFIG_SYS_DCACHE_OFF)) -#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) -#define CACHE_SETUP	0x1a -#else -#define CACHE_SETUP	0x1e -#endif -  DECLARE_GLOBAL_DATA_PTR;  void __arm_init_before_mmu(void) @@ -50,9 +44,41 @@ static void cp_delay (void)  	asm volatile("" : : : "memory");  } -static inline void dram_bank_mmu_setup(int bank) +void set_section_dcache(int section, enum dcache_option option)  {  	u32 *page_table = (u32 *)gd->tlb_addr; +	u32 value; + +	value = (section << MMU_SECTION_SHIFT) | (3 << 10); +	value |= option; +	page_table[section] = value; +} + +void __mmu_page_table_flush(unsigned long start, unsigned long stop) +{ +	debug("%s: Warning: not implemented\n", __func__); +} + +void mmu_page_table_flush(unsigned long start, unsigned long stop) +	__attribute__((weak, alias("__mmu_page_table_flush"))); + +void mmu_set_region_dcache_behaviour(u32 start, int size, +				     enum dcache_option option) +{ +	u32 *page_table = (u32 *)gd->tlb_addr; +	u32 upto, end; + +	end = ALIGN(start + size, MMU_SECTION_SIZE) >> MMU_SECTION_SHIFT; +	start = start >> MMU_SECTION_SHIFT; +	debug("%s: start=%x, size=%x, option=%d\n", __func__, start, size, +	      option); +	for (upto = start; upto < end; upto++) +		set_section_dcache(upto, option); +	mmu_page_table_flush((u32)&page_table[start], (u32)&page_table[end]); +} + +static inline void dram_bank_mmu_setup(int bank) +{  	bd_t *bd = gd->bd;  	int	i; @@ -60,21 +86,24 @@ static inline void dram_bank_mmu_setup(int bank)  	for (i = bd->bi_dram[bank].start >> 20;  	     i < (bd->bi_dram[bank].start + bd->bi_dram[bank].size) >> 20;  	     i++) { -		page_table[i] = i << 20 | (3 << 10) | CACHE_SETUP; +#if defined(CONFIG_SYS_ARM_CACHE_WRITETHROUGH) +		set_section_dcache(i, DCACHE_WRITETHROUGH); +#else +		set_section_dcache(i, DCACHE_WRITEBACK); +#endif  	}  }  /* to activate the MMU we need to set up virtual memory: use 1M areas */  static inline void mmu_setup(void)  { -	u32 *page_table = (u32 *)gd->tlb_addr;  	int i;  	u32 reg;  	arm_init_before_mmu();  	/* Set up an identity-mapping for all 4GB, rw for everyone */  	for (i = 0; i < 4096; i++) -		page_table[i] = i << 20 | (3 << 10) | 0x12; +		set_section_dcache(i, DCACHE_OFF);  	for (i = 0; i < CONFIG_NR_DRAM_BANKS; i++) {  		dram_bank_mmu_setup(i); @@ -82,7 +111,7 @@ static inline void mmu_setup(void)  	/* Copy the page table address to cp15 */  	asm volatile("mcr p15, 0, %0, c2, c0, 0" -		     : : "r" (page_table) : "memory"); +		     : : "r" (gd->tlb_addr) : "memory");  	/* Set the access control to all-supervisor */  	asm volatile("mcr p15, 0, %0, c3, c0, 0"  		     : : "r" (~0)); |