diff options
Diffstat (limited to 'arch/powerpc/include/asm/immap_85xx.h')
| -rw-r--r-- | arch/powerpc/include/asm/immap_85xx.h | 27 | 
1 files changed, 15 insertions, 12 deletions
| diff --git a/arch/powerpc/include/asm/immap_85xx.h b/arch/powerpc/include/asm/immap_85xx.h index 969f726c3..296b54977 100644 --- a/arch/powerpc/include/asm/immap_85xx.h +++ b/arch/powerpc/include/asm/immap_85xx.h @@ -2619,7 +2619,7 @@ typedef struct serdes_corenet {  #define SRDS_PCCR2_RST_XGMII1		0x00800000  #define SRDS_PCCR2_RST_XGMII2		0x00400000  	u32	res5[197]; -	struct { +	struct serdes_lane {  		u32	gcr0;	/* General Control Register 0 */  #define SRDS_GCR0_RRST			0x00400000  #define SRDS_GCR0_1STLANE		0x00010000 @@ -2637,8 +2637,11 @@ typedef struct serdes_corenet {  		u32	res3;  		u32	ttlcr0;	/* Transition Tracking Loop Ctrl 0 */  #define SRDS_TTLCR0_FLT_SEL_MASK	0x3f000000 +#define SRDS_TTLCR0_FLT_SEL_KFR_26	0x10000000 +#define SRDS_TTLCR0_FLT_SEL_KPH_28	0x08000000  #define SRDS_TTLCR0_FLT_SEL_750PPM	0x03000000  #define SRDS_TTLCR0_PM_DIS		0x00004000 +#define SRDS_TTLCR0_FREQOVD_EN		0x00000001  		u32	res4[7];  	} lane[24];  	u32 res6[384]; @@ -2867,9 +2870,9 @@ struct ccsr_pman {  #define CONFIG_SYS_FSL_CORENET_PMAN2_OFFSET	0x5000  #define CONFIG_SYS_FSL_CORENET_PMAN3_OFFSET	0x6000  #endif -#define CONFIG_SYS_MPC85xx_DDR_OFFSET		0x8000 -#define CONFIG_SYS_MPC85xx_DDR2_OFFSET		0x9000 -#define CONFIG_SYS_MPC85xx_DDR3_OFFSET		0xA000 +#define CONFIG_SYS_MPC8xxx_DDR_OFFSET		0x8000 +#define CONFIG_SYS_MPC8xxx_DDR2_OFFSET		0x9000 +#define CONFIG_SYS_MPC8xxx_DDR3_OFFSET		0xA000  #define CONFIG_SYS_FSL_CORENET_CLK_OFFSET	0xE1000  #define CONFIG_SYS_FSL_CORENET_RCPM_OFFSET	0xE2000  #define CONFIG_SYS_FSL_CORENET_SERDES_OFFSET	0xEA000 @@ -2929,9 +2932,9 @@ struct ccsr_pman {  #define CONFIG_SYS_FSL_CLUSTER_1_L2_OFFSET	0xC20000  #else  #define CONFIG_SYS_MPC85xx_ECM_OFFSET		0x0000 -#define CONFIG_SYS_MPC85xx_DDR_OFFSET		0x2000 +#define CONFIG_SYS_MPC8xxx_DDR_OFFSET		0x2000  #define CONFIG_SYS_MPC85xx_LBC_OFFSET		0x5000 -#define CONFIG_SYS_MPC85xx_DDR2_OFFSET		0x6000 +#define CONFIG_SYS_MPC8xxx_DDR2_OFFSET		0x6000  #define CONFIG_SYS_MPC85xx_ESPI_OFFSET		0x7000  #define CONFIG_SYS_MPC85xx_PCI1_OFFSET		0x8000  #define CONFIG_SYS_MPC85xx_PCIX_OFFSET		0x8000 @@ -2998,12 +3001,12 @@ struct ccsr_pman {  	(CONFIG_SYS_IMMR + CONFIG_SYS_FSL_CORENET_RCPM_OFFSET)  #define CONFIG_SYS_MPC85xx_ECM_ADDR \  	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_ECM_OFFSET) -#define CONFIG_SYS_MPC85xx_DDR_ADDR \ -	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR_OFFSET) -#define CONFIG_SYS_MPC85xx_DDR2_ADDR \ -	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR2_OFFSET) -#define CONFIG_SYS_MPC85xx_DDR3_ADDR \ -	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_DDR3_OFFSET) +#define CONFIG_SYS_MPC8xxx_DDR_ADDR \ +	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR_OFFSET) +#define CONFIG_SYS_MPC8xxx_DDR2_ADDR \ +	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR2_OFFSET) +#define CONFIG_SYS_MPC8xxx_DDR3_ADDR \ +	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC8xxx_DDR3_OFFSET)  #define CONFIG_SYS_LBC_ADDR \  	(CONFIG_SYS_IMMR + CONFIG_SYS_MPC85xx_LBC_OFFSET)  #define CONFIG_SYS_IFC_ADDR \ |