diff options
Diffstat (limited to 'arch/powerpc/cpu')
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/cpu.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/cpu_init.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/interrupts.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/mp.c | 6 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/traps.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc8xxx/cpu.c | 8 | 
6 files changed, 12 insertions, 10 deletions
| diff --git a/arch/powerpc/cpu/mpc85xx/cpu.c b/arch/powerpc/cpu/mpc85xx/cpu.c index f15d43c38..3f8070071 100644 --- a/arch/powerpc/cpu/mpc85xx/cpu.c +++ b/arch/powerpc/cpu/mpc85xx/cpu.c @@ -74,7 +74,7 @@ int checkcpu (void)  		puts("Unicore software on multiprocessor system!!\n"  		     "To enable mutlticore build define CONFIG_MP\n");  #endif -		volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +		volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  		printf("CPU%d:  ", pic->whoami);  	} else {  		puts("CPU:   "); diff --git a/arch/powerpc/cpu/mpc85xx/cpu_init.c b/arch/powerpc/cpu/mpc85xx/cpu_init.c index 2c3be6dd0..27236a0ba 100644 --- a/arch/powerpc/cpu/mpc85xx/cpu_init.c +++ b/arch/powerpc/cpu/mpc85xx/cpu_init.c @@ -179,7 +179,7 @@ static void corenet_tb_init(void)  	volatile ccsr_rcpm_t *rcpm =  		(void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR);  	volatile ccsr_pic_t *pic = -		(void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +		(void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  	u32 whoami = in_be32(&pic->whoami);  	/* Enable the timebase register for this core */ diff --git a/arch/powerpc/cpu/mpc85xx/interrupts.c b/arch/powerpc/cpu/mpc85xx/interrupts.c index ac8c01ac1..a62b03177 100644 --- a/arch/powerpc/cpu/mpc85xx/interrupts.c +++ b/arch/powerpc/cpu/mpc85xx/interrupts.c @@ -35,7 +35,7 @@  int interrupt_init_cpu(unsigned int *decrementer_count)  { -	ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC85xx_PIC_ADDR; +	ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;  	out_be32(&pic->gcr, MPC85xx_PICGCR_RST);  	while (in_be32(&pic->gcr) & MPC85xx_PICGCR_RST) diff --git a/arch/powerpc/cpu/mpc85xx/mp.c b/arch/powerpc/cpu/mpc85xx/mp.c index e05257cf0..603baef1b 100644 --- a/arch/powerpc/cpu/mpc85xx/mp.c +++ b/arch/powerpc/cpu/mpc85xx/mp.c @@ -38,7 +38,7 @@ u32 get_my_id()  int cpu_reset(int nr)  { -	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  	out_be32(&pic->pir, 1 << nr);  	/* the dummy read works around an errata on early 85xx MP PICs */  	(void)in_be32(&pic->pir); @@ -207,7 +207,7 @@ static void plat_mp_up(unsigned long bootpg)  	gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR);  	ccm = (void *)(CONFIG_SYS_FSL_CORENET_CCM_ADDR);  	rcpm = (void *)(CONFIG_SYS_FSL_CORENET_RCPM_ADDR); -	pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +	pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  	nr_cpus = ((in_be32(&pic->frr) >> 8) & 0xff) + 1; @@ -272,7 +272,7 @@ static void plat_mp_up(unsigned long bootpg)  	volatile u32 bpcr;  	volatile ccsr_local_ecm_t *ecm = (void *)(CONFIG_SYS_MPC85xx_ECM_ADDR);  	volatile ccsr_gur_t *gur = (void *)(CONFIG_SYS_MPC85xx_GUTS_ADDR); -	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  	u32 devdisr;  	int timeout = 10; diff --git a/arch/powerpc/cpu/mpc85xx/traps.c b/arch/powerpc/cpu/mpc85xx/traps.c index 7e9666433..78007177a 100644 --- a/arch/powerpc/cpu/mpc85xx/traps.c +++ b/arch/powerpc/cpu/mpc85xx/traps.c @@ -288,7 +288,7 @@ UnknownException(struct pt_regs *regs)  void  ExtIntException(struct pt_regs *regs)  { -	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC85xx_PIC_ADDR); +	volatile ccsr_pic_t *pic = (void *)(CONFIG_SYS_MPC8xxx_PIC_ADDR);  	uint vect; diff --git a/arch/powerpc/cpu/mpc8xxx/cpu.c b/arch/powerpc/cpu/mpc8xxx/cpu.c index 97a94f4cd..5b30fbdc9 100644 --- a/arch/powerpc/cpu/mpc8xxx/cpu.c +++ b/arch/powerpc/cpu/mpc8xxx/cpu.c @@ -110,13 +110,15 @@ struct cpu_type *identify_cpu(u32 ver)  }  int cpu_numcores() { -	ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC85xx_PIC_ADDR; +	ccsr_pic_t __iomem *pic = (void *)CONFIG_SYS_MPC8xxx_PIC_ADDR;  	struct cpu_type *cpu = gd->cpu;  	/* better to query feature reporting register than just assume 1 */ +#define MPC8xxx_PICFRR_NCPU_MASK 0x00001f00 +#define MPC8xxx_PICFRR_NCPU_SHIFT 8  	if (cpu == &cpu_type_unknown) -		return ((in_be32(&pic->frr) & MPC85xx_PICFRR_NCPU_MASK) >> -			MPC85xx_PICFRR_NCPU_SHIFT) + 1; +		return ((in_be32(&pic->frr) & MPC8xxx_PICFRR_NCPU_MASK) >> +			MPC8xxx_PICFRR_NCPU_SHIFT) + 1;  	return cpu->num_cores;  } |