diff options
Diffstat (limited to 'arch/mips/cpu/xburst/cpu.c')
| -rw-r--r-- | arch/mips/cpu/xburst/cpu.c | 12 | 
1 files changed, 6 insertions, 6 deletions
| diff --git a/arch/mips/cpu/xburst/cpu.c b/arch/mips/cpu/xburst/cpu.c index ddcbfaa47..cc190dfe5 100644 --- a/arch/mips/cpu/xburst/cpu.c +++ b/arch/mips/cpu/xburst/cpu.c @@ -84,8 +84,8 @@ void flush_cache(ulong start_addr, ulong size)  	unsigned long aend = (start_addr + size - 1) & ~(lsize - 1);  	for (; addr <= aend; addr += lsize) { -		cache_op(Hit_Writeback_Inv_D, addr); -		cache_op(Hit_Invalidate_I, addr); +		cache_op(HIT_WRITEBACK_INV_D, addr); +		cache_op(HIT_INVALIDATE_I, addr);  	}  } @@ -96,7 +96,7 @@ void flush_dcache_range(ulong start_addr, ulong stop)  	unsigned long aend = (stop - 1) & ~(lsize - 1);  	for (; addr <= aend; addr += lsize) -		cache_op(Hit_Writeback_Inv_D, addr); +		cache_op(HIT_WRITEBACK_INV_D, addr);  }  void invalidate_dcache_range(ulong start_addr, ulong stop) @@ -106,7 +106,7 @@ void invalidate_dcache_range(ulong start_addr, ulong stop)  	unsigned long aend = (stop - 1) & ~(lsize - 1);  	for (; addr <= aend; addr += lsize) -		cache_op(Hit_Invalidate_D, addr); +		cache_op(HIT_INVALIDATE_D, addr);  }  void flush_icache_all(void) @@ -118,7 +118,7 @@ void flush_icache_all(void)  	for (addr = CKSEG0; addr < CKSEG0 + CONFIG_SYS_ICACHE_SIZE;  	     addr += CONFIG_SYS_CACHELINE_SIZE) { -		cache_op(Index_Store_Tag_I, addr); +		cache_op(INDEX_STORE_TAG_I, addr);  	}  	/* invalidate btb */ @@ -139,7 +139,7 @@ void flush_dcache_all(void)  	for (addr = CKSEG0; addr < CKSEG0 + CONFIG_SYS_DCACHE_SIZE;  	     addr += CONFIG_SYS_CACHELINE_SIZE) { -		cache_op(Index_Writeback_Inv_D, addr); +		cache_op(INDEX_WRITEBACK_INV_D, addr);  	}  	__asm__ __volatile__("sync"); |