diff options
Diffstat (limited to 'arch/arm/include')
| -rw-r--r-- | arch/arm/include/asm/arch-mx31/imx-regs.h | 27 | ||||
| -rw-r--r-- | arch/arm/include/asm/arch-mx35/imx-regs.h | 25 | ||||
| -rw-r--r-- | arch/arm/include/asm/arch-mx5/imx-regs.h | 30 | 
3 files changed, 82 insertions, 0 deletions
| diff --git a/arch/arm/include/asm/arch-mx31/imx-regs.h b/arch/arm/include/asm/arch-mx31/imx-regs.h index 798cc7467..6454acbd4 100644 --- a/arch/arm/include/asm/arch-mx31/imx-regs.h +++ b/arch/arm/include/asm/arch-mx31/imx-regs.h @@ -901,4 +901,31 @@ struct esdc_regs {  #define MXC_EHCI_IPPUE_DOWN		(1 << 8)  #define MXC_EHCI_IPPUE_UP		(1 << 9) +/* + * CSPI register definitions + */ +#define MXC_CSPI +#define MXC_CSPICTRL_EN		(1 << 0) +#define MXC_CSPICTRL_MODE	(1 << 1) +#define MXC_CSPICTRL_XCH	(1 << 2) +#define MXC_CSPICTRL_SMC	(1 << 3) +#define MXC_CSPICTRL_POL	(1 << 4) +#define MXC_CSPICTRL_PHA	(1 << 5) +#define MXC_CSPICTRL_SSCTL	(1 << 6) +#define MXC_CSPICTRL_SSPOL	(1 << 7) +#define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 24) +#define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0x1f) << 8) +#define MXC_CSPICTRL_DATARATE(x)	(((x) & 0x7) << 16) +#define MXC_CSPICTRL_TC		(1 << 8) +#define MXC_CSPICTRL_RXOVF	(1 << 6) +#define MXC_CSPICTRL_MAXBITS	0x1f + +#define MXC_CSPIPERIOD_32KHZ	(1 << 15) +#define MAX_SPI_BYTES	4 + +#define MXC_SPI_BASE_ADDRESSES \ +	0x43fa4000, \ +	0x50010000, \ +	0x53f84000, +  #endif /* __ASM_ARCH_MX31_IMX_REGS_H */ diff --git a/arch/arm/include/asm/arch-mx35/imx-regs.h b/arch/arm/include/asm/arch-mx35/imx-regs.h index df74508a9..e570ad1e3 100644 --- a/arch/arm/include/asm/arch-mx35/imx-regs.h +++ b/arch/arm/include/asm/arch-mx35/imx-regs.h @@ -179,6 +179,31 @@  #define IPU_CONF_IC_EN		(1<<1)  #define IPU_CONF_SCI_EN		(1<<0) +/* + * CSPI register definitions + */ +#define MXC_CSPI +#define MXC_CSPICTRL_EN		(1 << 0) +#define MXC_CSPICTRL_MODE	(1 << 1) +#define MXC_CSPICTRL_XCH	(1 << 2) +#define MXC_CSPICTRL_SMC	(1 << 3) +#define MXC_CSPICTRL_POL	(1 << 4) +#define MXC_CSPICTRL_PHA	(1 << 5) +#define MXC_CSPICTRL_SSCTL	(1 << 6) +#define MXC_CSPICTRL_SSPOL	(1 << 7) +#define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12) +#define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20) +#define MXC_CSPICTRL_DATARATE(x)	(((x) & 0x7) << 16) +#define MXC_CSPICTRL_TC		(1 << 7) +#define MXC_CSPICTRL_RXOVF	(1 << 6) +#define MXC_CSPICTRL_MAXBITS	0xfff +#define MXC_CSPIPERIOD_32KHZ	(1 << 15) +#define MAX_SPI_BYTES	4 + +#define MXC_SPI_BASE_ADDRESSES \ +	0x43fa4000, \ +	0x50010000, +  #define GPIO_PORT_NUM		3  #define GPIO_NUM_PIN		32 diff --git a/arch/arm/include/asm/arch-mx5/imx-regs.h b/arch/arm/include/asm/arch-mx5/imx-regs.h index 0ee88d25b..4fa66587a 100644 --- a/arch/arm/include/asm/arch-mx5/imx-regs.h +++ b/arch/arm/include/asm/arch-mx5/imx-regs.h @@ -223,6 +223,36 @@  #define CS0_32M_CS1_32M_CS2_32M_CS3_32M		3  /* + * CSPI register definitions + */ +#define MXC_ECSPI +#define MXC_CSPICTRL_EN		(1 << 0) +#define MXC_CSPICTRL_MODE	(1 << 1) +#define MXC_CSPICTRL_XCH	(1 << 2) +#define MXC_CSPICTRL_CHIPSELECT(x)	(((x) & 0x3) << 12) +#define MXC_CSPICTRL_BITCOUNT(x)	(((x) & 0xfff) << 20) +#define MXC_CSPICTRL_PREDIV(x)	(((x) & 0xF) << 12) +#define MXC_CSPICTRL_POSTDIV(x)	(((x) & 0xF) << 8) +#define MXC_CSPICTRL_SELCHAN(x)	(((x) & 0x3) << 18) +#define MXC_CSPICTRL_MAXBITS	0xfff +#define MXC_CSPICTRL_TC		(1 << 7) +#define MXC_CSPICTRL_RXOVF	(1 << 6) +#define MXC_CSPIPERIOD_32KHZ	(1 << 15) +#define MAX_SPI_BYTES	32 + +/* Bit position inside CTRL register to be associated with SS */ +#define MXC_CSPICTRL_CHAN	18 + +/* Bit position inside CON register to be associated with SS */ +#define MXC_CSPICON_POL		4 +#define MXC_CSPICON_PHA		0 +#define MXC_CSPICON_SSPOL	12 +#define MXC_SPI_BASE_ADDRESSES \ +	CSPI1_BASE_ADDR, \ +	CSPI2_BASE_ADDR, \ +	CSPI3_BASE_ADDR, + +/*   * Number of GPIO pins per port   */  #define GPIO_NUM_PIN            32 |