diff options
Diffstat (limited to 'arch/arm/include/asm/arch-omap5/omap.h')
| -rw-r--r-- | arch/arm/include/asm/arch-omap5/omap.h | 125 | 
1 files changed, 43 insertions, 82 deletions
| diff --git a/arch/arm/include/asm/arch-omap5/omap.h b/arch/arm/include/asm/arch-omap5/omap.h index 9dce49ac4..b632635d3 100644 --- a/arch/arm/include/asm/arch-omap5/omap.h +++ b/arch/arm/include/asm/arch-omap5/omap.h @@ -57,7 +57,10 @@  /* To be verified */  #define OMAP5430_CONTROL_ID_CODE_ES1_0		0x0B94202F +#define OMAP5430_CONTROL_ID_CODE_ES2_0          0x1B94202F  #define OMAP5432_CONTROL_ID_CODE_ES1_0		0x0B99802F +#define OMAP5432_CONTROL_ID_CODE_ES2_0          0x1B99802F +#define DRA752_CONTROL_ID_CODE_ES1_0		0x0B99002F  /* STD_FUSE_PROD_ID_1 */  #define STD_FUSE_PROD_ID_1		(CTRL_BASE + 0x218) @@ -131,87 +134,6 @@ struct s32ktimer {  #define DEVICE_TYPE_MASK (0x7 << DEVICE_TYPE_SHIFT)  #define DEVICE_GP 0x3 -struct omap_sys_ctrl_regs { -	u32 pad0[77]; /* 0x4A002000 */ -	u32 control_status; /* 0x4A002134 */ -	u32 pad1[794]; /* 0x4A002138 */ -	u32 control_paconf_global; /* 0x4A002DA0 */ -	u32 control_paconf_mode;  /* 0x4A002DA4 */ -	u32 control_smart1io_padconf_0; /* 0x4A002DA8 */ -	u32 control_smart1io_padconf_1; /* 0x4A002DAC */ -	u32 control_smart1io_padconf_2; /* 0x4A002DB0 */ -	u32 control_smart2io_padconf_0; /* 0x4A002DB4 */ -	u32 control_smart2io_padconf_1; /* 0x4A002DB8 */ -	u32 control_smart2io_padconf_2; /* 0x4A002DBC */ -	u32 control_smart3io_padconf_0; /* 0x4A002DC0 */ -	u32 control_smart3io_padconf_1; /* 0x4A002DC4 */ -	u32 pad2[14]; -	u32 control_pbias; /* 0x4A002E00 */ -	u32 control_i2c_0; /* 0x4A002E04 */ -	u32 control_camera_rx; /* 0x4A002E08 */ -	u32 control_hdmi_tx_phy; /* 0x4A002E0C */ -	u32 control_uniportm; /* 0x4A002E10 */ -	u32 control_dsiphy; /* 0x4A002E14 */ -	u32 control_mcbsplp; /* 0x4A002E18 */ -	u32 control_usb2phycore; /* 0x4A002E1C */ -	u32 control_hdmi_1; /*0x4A002E20*/ -	u32 control_hsi; /*0x4A002E24*/ -	u32 pad3[2]; -	u32 control_ddr3ch1_0; /*0x4A002E30*/ -	u32 control_ddr3ch2_0; /*0x4A002E34*/ -	u32 control_ddrch1_0;	/*0x4A002E38*/ -	u32 control_ddrch1_1;	/*0x4A002E3C*/ -	u32 control_ddrch2_0;	/*0x4A002E40*/ -	u32 control_ddrch2_1;	/*0x4A002E44*/ -	u32 control_lpddr2ch1_0; /*0x4A002E48*/ -	u32 control_lpddr2ch1_1; /*0x4A002E4C*/ -	u32 control_ddrio_0;  /*0x4A002E50*/ -	u32 control_ddrio_1;  /*0x4A002E54*/ -	u32 control_ddrio_2;  /*0x4A002E58*/ -	u32 control_hyst_1; /*0x4A002E5C*/ -	u32 control_usbb_hsic_control; /*0x4A002E60*/ -	u32 control_c2c; /*0x4A002E64*/ -	u32 control_core_control_spare_rw; /*0x4A002E68*/ -	u32 control_core_control_spare_r; /*0x4A002E6C*/ -	u32 control_core_control_spare_r_c0; /*0x4A002E70*/ -	u32 control_srcomp_north_side; /*0x4A002E74*/ -	u32 control_srcomp_south_side; /*0x4A002E78*/ -	u32 control_srcomp_east_side; /*0x4A002E7C*/ -	u32 control_srcomp_west_side; /*0x4A002E80*/ -	u32 control_srcomp_code_latch; /*0x4A002E84*/ -	u32 pad4[3679394]; -	u32 control_port_emif1_sdram_config;		/*0x4AE0C110*/ -	u32 control_port_emif1_lpddr2_nvm_config;	/*0x4AE0C114*/ -	u32 control_port_emif2_sdram_config;		/*0x4AE0C118*/ -	u32 pad5[10]; -	u32 control_emif1_sdram_config_ext;		/* 0x4AE0C144 */ -	u32 control_emif2_sdram_config_ext;		/* 0x4AE0C148 */ -	u32 pad6[789]; -	u32 control_smart1nopmio_padconf_0; /* 0x4AE0CDA0 */ -	u32 control_smart1nopmio_padconf_1; /* 0x4AE0CDA4 */ -	u32 control_padconf_mode; /* 0x4AE0CDA8 */ -	u32 control_xtal_oscillator; /* 0x4AE0CDAC */ -	u32 control_i2c_2; /* 0x4AE0CDB0 */ -	u32 control_ckobuffer; /* 0x4AE0CDB4 */ -	u32 control_wkup_control_spare_rw; /* 0x4AE0CDB8 */ -	u32 control_wkup_control_spare_r; /* 0x4AE0CDBC */ -	u32 control_wkup_control_spare_r_c0; /* 0x4AE0CDC0 */ -	u32 control_srcomp_east_side_wkup; /* 0x4AE0CDC4 */ -	u32 control_efuse_1; /* 0x4AE0CDC8 */ -	u32 control_efuse_2; /* 0x4AE0CDCC */ -	u32 control_efuse_3; /* 0x4AE0CDD0 */ -	u32 control_efuse_4; /* 0x4AE0CDD4 */ -	u32 control_efuse_5; /* 0x4AE0CDD8 */ -	u32 control_efuse_6; /* 0x4AE0CDDC */ -	u32 control_efuse_7; /* 0x4AE0CDE0 */ -	u32 control_efuse_8; /* 0x4AE0CDE4 */ -	u32 control_efuse_9; /* 0x4AE0CDE8 */ -	u32 control_efuse_10; /* 0x4AE0CDEC */ -	u32 control_efuse_11; /* 0x4AE0CDF0 */ -	u32 control_efuse_12; /* 0x4AE0CDF4 */ -	u32 control_efuse_13; /* 0x4AE0CDF8 */ -}; -  /* Output impedance control */  #define ds_120_ohm	0x0  #define ds_60_ohm	0x1 @@ -247,6 +169,12 @@ struct omap_sys_ctrl_regs {  #define DDR_IO_1_VREF_CELLS_DDR3_VALUE				0xBC6318DC  #define DDR_IO_2_VREF_CELLS_DDR3_VALUE				0x0 +#define DDR_IO_I_40OHM_SR_SLOWEST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x7C7C7C7C +#define DDR_IO_I_40OHM_SR_FAST_WD_DQ_NO_PULL_DQS_NO_PULL_ES2 0x64656465 +#define DDR_IO_0_VREF_CELLS_DDR3_VALUE_ES2 0xBAE8C631 +#define DDR_IO_1_VREF_CELLS_DDR3_VALUE_ES2 0xB46318D8 +#define DDR_IO_2_VREF_CELLS_DDR3_VALUE_ES2 0x84210000 +  #define EFUSE_1 0x45145100  #define EFUSE_2 0x45145100  #define EFUSE_3 0x45145100 @@ -271,7 +199,11 @@ struct omap_sys_ctrl_regs {  #define OMAP5_SRAM_SCRATCH_EMIF_SIZE	(SRAM_SCRATCH_SPACE_ADDR + 0x4)  #define OMAP5_SRAM_SCRATCH_EMIF_T_NUM	(SRAM_SCRATCH_SPACE_ADDR + 0xC)  #define OMAP5_SRAM_SCRATCH_EMIF_T_DEN	(SRAM_SCRATCH_SPACE_ADDR + 0x10) -#define OMAP5_SRAM_SCRATCH_SPACE_END	(SRAM_SCRATCH_SPACE_ADDR + 0x14) +#define OMAP_SRAM_SCRATCH_PRCM_PTR      (SRAM_SCRATCH_SPACE_ADDR + 0x14) +#define OMAP_SRAM_SCRATCH_DPLLS_PTR     (SRAM_SCRATCH_SPACE_ADDR + 0x18) +#define OMAP_SRAM_SCRATCH_VCORES_PTR    (SRAM_SCRATCH_SPACE_ADDR + 0x1C) +#define OMAP5_SRAM_SCRATCH_SYS_CTRL	(SRAM_SCRATCH_SPACE_ADDR + 0x20) +#define OMAP5_SRAM_SCRATCH_SPACE_END	(SRAM_SCRATCH_SPACE_ADDR + 0x24)  /* Silicon revisions */  #define OMAP4430_SILICON_ID_INVALID	0xFFFFFFFF @@ -298,7 +230,26 @@ struct omap_sys_ctrl_regs {  #define CH_FLAGS_CHFLASH	(0x1 << 2)  #define CH_FLAGS_CHMMCSD	(0x1 << 3) +/* CONTROL_SRCOMP_XXX_SIDE */ +#define OVERRIDE_XS_SHIFT		30 +#define OVERRIDE_XS_MASK		(1 << 30) +#define SRCODE_READ_XS_SHIFT		12 +#define SRCODE_READ_XS_MASK		(0xff << 12) +#define PWRDWN_XS_SHIFT			11 +#define PWRDWN_XS_MASK			(1 << 11) +#define DIVIDE_FACTOR_XS_SHIFT		4 +#define DIVIDE_FACTOR_XS_MASK		(0x7f << 4) +#define MULTIPLY_FACTOR_XS_SHIFT	1 +#define MULTIPLY_FACTOR_XS_MASK		(0x7 << 1) +#define SRCODE_OVERRIDE_SEL_XS_SHIFT	0 +#define SRCODE_OVERRIDE_SEL_XS_MASK	(1 << 0) +  #ifndef __ASSEMBLY__ +struct srcomp_params { +	s8 divide_factor; +	s8 multiply_factor; +}; +  struct omap_boot_parameters {  	char *boot_message;  	unsigned int mem_boot_descriptor; @@ -306,5 +257,15 @@ struct omap_boot_parameters {  	unsigned char reset_reason;  	unsigned char ch_flags;  }; + +struct ctrl_ioregs { +	u32 ctrl_ddrch; +	u32 ctrl_lpddr2ch; +	u32 ctrl_ddr3ch; +	u32 ctrl_ddrio_0; +	u32 ctrl_ddrio_1; +	u32 ctrl_ddrio_2; +	u32 ctrl_emif_sdram_config_ext; +};  #endif /* __ASSEMBLY__ */  #endif |