diff options
Diffstat (limited to 'arch/arm/cpu')
| -rw-r--r-- | arch/arm/cpu/armv7/omap5/hw_data.c | 10 | ||||
| -rw-r--r-- | arch/arm/cpu/armv7/omap5/prcm-regs.c | 1 | 
2 files changed, 10 insertions, 1 deletions
| diff --git a/arch/arm/cpu/armv7/omap5/hw_data.c b/arch/arm/cpu/armv7/omap5/hw_data.c index fbbc48662..a1b249e73 100644 --- a/arch/arm/cpu/armv7/omap5/hw_data.c +++ b/arch/arm/cpu/armv7/omap5/hw_data.c @@ -170,7 +170,7 @@ static const struct dpll_params per_dpll_params_768mhz_es2[NUM_SYS_CLKS] = {  static const struct dpll_params per_dpll_params_768mhz_dra7xx[NUM_SYS_CLKS] = {  	{32, 0, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1},		/* 12 MHz   */ -	{96, 4, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1},		/* 20 MHz   */ +	{96, 4, 4, 1, 3, 4, 4, 2, -1, -1, -1, -1},		/* 20 MHz   */  	{160, 6, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1},		/* 16.8 MHz */  	{20, 0, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1},		/* 19.2 MHz */  	{192, 12, 4, 1, 3, 4, 10, 2, -1, -1, -1, -1},		/* 26 MHz   */ @@ -426,6 +426,10 @@ void enable_basic_clocks(void)  #ifdef CONFIG_DRIVER_TI_CPSW  		(*prcm)->cm_gmac_gmac_clkctrl,  #endif + +#ifdef CONFIG_TI_QSPI +		(*prcm)->cm_l4per_qspi_clkctrl, +#endif  		0  	}; @@ -454,6 +458,10 @@ void enable_basic_clocks(void)  			 clk_modules_explicit_en_essential,  			 1); +#ifdef CONFIG_TI_QSPI +	setbits_le32((*prcm)->cm_l4per_qspi_clkctrl, (1<<24)); +#endif +  	/* Enable SCRM OPT clocks for PER and CORE dpll */  	setbits_le32((*prcm)->cm_wkupaon_scrm_clkctrl,  			OPTFCLKEN_SCRM_PER_MASK); diff --git a/arch/arm/cpu/armv7/omap5/prcm-regs.c b/arch/arm/cpu/armv7/omap5/prcm-regs.c index 5a3d52c11..7a7caded0 100644 --- a/arch/arm/cpu/armv7/omap5/prcm-regs.c +++ b/arch/arm/cpu/armv7/omap5/prcm-regs.c @@ -921,6 +921,7 @@ struct prcm_regs const dra7xx_prcm = {  	.cm_l4per_gpio8_clkctrl			= 0x4a009818,  	.cm_l4per_mmcsd3_clkctrl		= 0x4a009820,  	.cm_l4per_mmcsd4_clkctrl		= 0x4a009828, +	.cm_l4per_qspi_clkctrl			= 0x4a009838,  	.cm_l4per_uart1_clkctrl			= 0x4a009840,  	.cm_l4per_uart2_clkctrl			= 0x4a009848,  	.cm_l4per_uart3_clkctrl			= 0x4a009850, |