diff options
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/cpu_init.c | 2 | ||||
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/start.S | 1 | ||||
| -rw-r--r-- | arch/powerpc/include/asm/processor.h | 9 | 
3 files changed, 11 insertions, 1 deletions
| diff --git a/arch/powerpc/cpu/mpc85xx/cpu_init.c b/arch/powerpc/cpu/mpc85xx/cpu_init.c index d5b17de7c..4067f0537 100644 --- a/arch/powerpc/cpu/mpc85xx/cpu_init.c +++ b/arch/powerpc/cpu/mpc85xx/cpu_init.c @@ -337,7 +337,7 @@ int enable_cluster_l2(void)  			while ((in_be32(&l2cache->l2csr0)  				& (L2CSR0_L2FI|L2CSR0_L2LFC)) != 0)  					; -			out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE); +			out_be32(&l2cache->l2csr0, L2CSR0_L2E|L2CSR0_L2PE|L2CSR0_L2REP_MODE);  		}  		i++;  	} while (!(cluster & TP_CLUSTER_EOC)); diff --git a/arch/powerpc/cpu/mpc85xx/start.S b/arch/powerpc/cpu/mpc85xx/start.S index 87168e202..e413e4ae9 100644 --- a/arch/powerpc/cpu/mpc85xx/start.S +++ b/arch/powerpc/cpu/mpc85xx/start.S @@ -735,6 +735,7 @@ enable_l2_cluster_l2:  	and.	r1, r0, r4  	bne	1b  	lis	r4, (L2CSR0_L2E|L2CSR0_L2PE)@h +	ori	r4, r4, (L2CSR0_L2REP_MODE)@l  	sync  	stw	r4, 0(r3)	/* enable L2 */  delete_ccsr_l2_tlb: diff --git a/arch/powerpc/include/asm/processor.h b/arch/powerpc/include/asm/processor.h index 5c0c438e6..1760aa14c 100644 --- a/arch/powerpc/include/asm/processor.h +++ b/arch/powerpc/include/asm/processor.h @@ -507,6 +507,15 @@  #define   L2CSR0_L2IO		0x00100000	/* L2 Cache Instruction Only */  #define   L2CSR0_L2DO		0x00010000	/* L2 Cache Data Only */  #define   L2CSR0_L2REP		0x00003000	/* L2 Line Replacement Algo */ + +/* e6500 */ +#define   L2CSR0_L2REP_SPLRUAGE	0x00000000	/* L2REP Streaming PLRU with Aging */ +#define   L2CSR0_L2REP_FIFO	0x00001000	/* L2REP FIFO */ +#define   L2CSR0_L2REP_SPLRU	0x00002000	/* L2REP Streaming PLRU */ +#define   L2CSR0_L2REP_PLRU	0x00003000	/* L2REP PLRU */ + +#define   L2CSR0_L2REP_MODE	L2CSR0_L2REP_SPLRUAGE +  #define   L2CSR0_L2FL		0x00000800	/* L2 Cache Flush */  #define   L2CSR0_L2LFC		0x00000400	/* L2 Cache Lock Flash Clear */  #define   L2CSR0_L2LOA		0x00000080	/* L2 Cache Lock Overflow Allocate */ |