diff options
| -rw-r--r-- | board/freescale/mpc8544ds/mpc8544ds.c | 6 | ||||
| -rw-r--r-- | board/freescale/mpc8572ds/mpc8572ds.c | 12 | ||||
| -rw-r--r-- | board/freescale/mpc8572ds/tlb.c | 7 | ||||
| -rw-r--r-- | board/freescale/mpc8610hpcd/law.c | 4 | ||||
| -rw-r--r-- | board/freescale/mpc8610hpcd/mpc8610hpcd.c | 12 | ||||
| -rw-r--r-- | board/sbc8641d/law.c | 10 | ||||
| -rw-r--r-- | board/sbc8641d/sbc8641d.c | 8 | ||||
| -rw-r--r-- | cpu/mpc85xx/tlb.c | 6 | ||||
| -rw-r--r-- | include/configs/MPC8572DS.h | 1 | ||||
| -rw-r--r-- | include/configs/MPC8610HPCD.h | 24 | ||||
| -rw-r--r-- | include/configs/sbc8641d.h | 32 | 
11 files changed, 67 insertions, 55 deletions
diff --git a/board/freescale/mpc8544ds/mpc8544ds.c b/board/freescale/mpc8544ds/mpc8544ds.c index 14581abdd..977731289 100644 --- a/board/freescale/mpc8544ds/mpc8544ds.c +++ b/board/freescale/mpc8544ds/mpc8544ds.c @@ -121,7 +121,7 @@ pci_init_board(void)  	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE3_ADDR;  	struct pci_controller *hose = &pcie3_hose;  	int pcie_ep = (host_agent == 1); -	int pcie_configured  = io_sel >= 1; +	int pcie_configured  = io_sel >= 6;  	struct pci_region *r = hose->regions;  	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ @@ -188,7 +188,7 @@ pci_init_board(void)  	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE1_ADDR;  	struct pci_controller *hose = &pcie1_hose;  	int pcie_ep = (host_agent == 5); -	int pcie_configured  = io_sel & 6; +	int pcie_configured  = io_sel >= 2;  	struct pci_region *r = hose->regions;  	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ @@ -251,7 +251,7 @@ pci_init_board(void)  	volatile ccsr_fsl_pci_t *pci = (ccsr_fsl_pci_t *) CONFIG_SYS_PCIE2_ADDR;  	struct pci_controller *hose = &pcie2_hose;  	int pcie_ep = (host_agent == 3); -	int pcie_configured  = io_sel & 4; +	int pcie_configured  = io_sel >= 4;  	struct pci_region *r = hose->regions;  	if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ diff --git a/board/freescale/mpc8572ds/mpc8572ds.c b/board/freescale/mpc8572ds/mpc8572ds.c index a14db5ad2..c2487e5b8 100644 --- a/board/freescale/mpc8572ds/mpc8572ds.c +++ b/board/freescale/mpc8572ds/mpc8572ds.c @@ -166,11 +166,11 @@ void pci_init_board(void)  		struct pci_controller *hose = &pcie3_hose;  		int pcie_ep = (host_agent == 0) || (host_agent == 3) ||  			(host_agent == 5) || (host_agent == 6); -		int pcie_configured  = io_sel >= 1; +		int pcie_configured  = (io_sel == 0x7);  		struct pci_region *r = hose->regions;  		u32 temp32; -		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ +		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE3)){  			printf ("\n    PCIE3 connected to ULI as %s (base address %x)",  					pcie_ep ? "End Point" : "Root Complex",  					(uint)pci); @@ -234,10 +234,10 @@ void pci_init_board(void)  		struct pci_controller *hose = &pcie2_hose;  		int pcie_ep = (host_agent == 2) || (host_agent == 4) ||  			(host_agent == 6) || (host_agent == 0); -		int pcie_configured  = io_sel & 4; +		int pcie_configured  = (io_sel == 0x3) || (io_sel == 0x7);  		struct pci_region *r = hose->regions; -		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ +		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE2)){  			printf ("\n    PCIE2 connected to Slot 1 as %s (base address %x)",  					pcie_ep ? "End Point" : "Root Complex",  					(uint)pci); @@ -287,7 +287,9 @@ void pci_init_board(void)  		struct pci_controller *hose = &pcie1_hose;  		int pcie_ep = (host_agent <= 1) || (host_agent == 4) ||  			(host_agent == 5); -		int pcie_configured  = io_sel & 6; +		int pcie_configured  = (io_sel == 0x2) || (io_sel == 0x3) || +					(io_sel == 0x7) || (io_sel == 0xb) || +					(io_sel == 0xc) || (io_sel == 0xf);  		struct pci_region *r = hose->regions;  		if (pcie_configured && !(devdisr & MPC85xx_DEVDISR_PCIE)){ diff --git a/board/freescale/mpc8572ds/tlb.c b/board/freescale/mpc8572ds/tlb.c index 8d1f646fa..829896ac0 100644 --- a/board/freescale/mpc8572ds/tlb.c +++ b/board/freescale/mpc8572ds/tlb.c @@ -41,10 +41,6 @@ struct fsl_e_tlb_entry tlb_table[] = {  		      MAS3_SX|MAS3_SW|MAS3_SR, 0,  		      0, 0, BOOKE_PAGESZ_4K, 0), -	SET_TLB_ENTRY(0, PIXIS_BASE, PIXIS_BASE, -		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, -		      0, 0, BOOKE_PAGESZ_4K, 0), -  	/* TLB 1 */  	/* *I*** - Covers boot page */  	SET_TLB_ENTRY(1, 0xfffff000, 0xfffff000, @@ -86,6 +82,9 @@ struct fsl_e_tlb_entry tlb_table[] = {  		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,  		      0, 7, BOOKE_PAGESZ_1M, 1), +	SET_TLB_ENTRY(1, PIXIS_BASE, PIXIS_BASE, +		      MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G, +		      0, 8, BOOKE_PAGESZ_4K, 1),  };  int num_tlb_entries = ARRAY_SIZE(tlb_table); diff --git a/board/freescale/mpc8610hpcd/law.c b/board/freescale/mpc8610hpcd/law.c index 2aad28aee..0fc838484 100644 --- a/board/freescale/mpc8610hpcd/law.c +++ b/board/freescale/mpc8610hpcd/law.c @@ -31,8 +31,8 @@ struct law_entry law_table[] = {  #if !defined(CONFIG_SPD_EEPROM)  	SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_DDR_1),  #endif -	SET_LAW(CONFIG_SYS_PCIE1_MEM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_PCIE_1), -	SET_LAW(CONFIG_SYS_PCIE2_MEM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_PCIE_2), +	SET_LAW(CONFIG_SYS_PCIE1_MEM_PHYS, LAW_SIZE_256M, LAW_TRGT_IF_PCIE_1), +	SET_LAW(CONFIG_SYS_PCIE2_MEM_PHYS, LAW_SIZE_256M, LAW_TRGT_IF_PCIE_2),  	SET_LAW(PIXIS_BASE, LAW_SIZE_2M, LAW_TRGT_IF_LBC),  	SET_LAW(CONFIG_SYS_PCIE1_IO_PHYS, LAW_SIZE_1M, LAW_TRGT_IF_PCIE_1),  	SET_LAW(CONFIG_SYS_PCIE2_IO_PHYS, LAW_SIZE_1M, LAW_TRGT_IF_PCIE_2), diff --git a/board/freescale/mpc8610hpcd/mpc8610hpcd.c b/board/freescale/mpc8610hpcd/mpc8610hpcd.c index 2792778e3..a2097a5af 100644 --- a/board/freescale/mpc8610hpcd/mpc8610hpcd.c +++ b/board/freescale/mpc8610hpcd/mpc8610hpcd.c @@ -266,14 +266,14 @@ void pci_init_board(void)  		/* outbound memory */  		pci_set_region(r++, -			 CONFIG_SYS_PCIE1_MEM_BASE, +			 CONFIG_SYS_PCIE1_MEM_BUS,  			 CONFIG_SYS_PCIE1_MEM_PHYS,  			 CONFIG_SYS_PCIE1_MEM_SIZE,  			 PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(r++, -			 CONFIG_SYS_PCIE1_IO_BASE, +			 CONFIG_SYS_PCIE1_IO_BUS,  			 CONFIG_SYS_PCIE1_IO_PHYS,  			 CONFIG_SYS_PCIE1_IO_SIZE,  			 PCI_REGION_IO); @@ -321,14 +321,14 @@ void pci_init_board(void)  		/* outbound memory */  		pci_set_region(r++, -			 CONFIG_SYS_PCIE2_MEM_BASE, +			 CONFIG_SYS_PCIE2_MEM_BUS,  			 CONFIG_SYS_PCIE2_MEM_PHYS,  			 CONFIG_SYS_PCIE2_MEM_SIZE,  			 PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(r++, -			 CONFIG_SYS_PCIE2_IO_BASE, +			 CONFIG_SYS_PCIE2_IO_BUS,  			 CONFIG_SYS_PCIE2_IO_PHYS,  			 CONFIG_SYS_PCIE2_IO_SIZE,  			 PCI_REGION_IO); @@ -370,14 +370,14 @@ void pci_init_board(void)  		/* outbound memory */  		pci_set_region(r++, -			 CONFIG_SYS_PCI1_MEM_BASE, +			 CONFIG_SYS_PCI1_MEM_BUS,  			 CONFIG_SYS_PCI1_MEM_PHYS,  			 CONFIG_SYS_PCI1_MEM_SIZE,  			 PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(r++, -			 CONFIG_SYS_PCI1_IO_BASE, +			 CONFIG_SYS_PCI1_IO_BUS,  			 CONFIG_SYS_PCI1_IO_PHYS,  			 CONFIG_SYS_PCI1_IO_SIZE,  			 PCI_REGION_IO); diff --git a/board/sbc8641d/law.c b/board/sbc8641d/law.c index de47fcd63..760c6935d 100644 --- a/board/sbc8641d/law.c +++ b/board/sbc8641d/law.c @@ -45,14 +45,14 @@  struct law_entry law_table[] = {  	SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_DDR_1), -	SET_LAW(CONFIG_SYS_PCI1_MEM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_PCI_1), -	SET_LAW(CONFIG_SYS_PCI2_MEM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_PCI_2), +	SET_LAW(CONFIG_SYS_PCI1_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_1), +	SET_LAW(CONFIG_SYS_PCI2_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_PCI_2),  	SET_LAW(0xf8000000, LAW_SIZE_2M, LAW_TRGT_IF_LBC), -	SET_LAW(CONFIG_SYS_PCI1_IO_BASE, LAW_SIZE_16M, LAW_TRGT_IF_PCI_1), -	SET_LAW(CONFIG_SYS_PCI2_IO_BASE, LAW_SIZE_16M, LAW_TRGT_IF_PCI_2), +	SET_LAW(CONFIG_SYS_PCI1_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_1), +	SET_LAW(CONFIG_SYS_PCI2_IO_PHYS, LAW_SIZE_16M, LAW_TRGT_IF_PCI_2),  	SET_LAW(0xfe000000, LAW_SIZE_32M, LAW_TRGT_IF_LBC),  	SET_LAW(CONFIG_SYS_DDR_SDRAM_BASE, LAW_SIZE_256M, LAW_TRGT_IF_DDR_2), -	SET_LAW(CONFIG_SYS_RIO_MEM_BASE, LAW_SIZE_512M, LAW_TRGT_IF_RIO) +	SET_LAW(CONFIG_SYS_RIO_MEM_PHYS, LAW_SIZE_512M, LAW_TRGT_IF_RIO)  };  int num_law_entries = ARRAY_SIZE(law_table); diff --git a/board/sbc8641d/sbc8641d.c b/board/sbc8641d/sbc8641d.c index 1471e581e..508bdc5dd 100644 --- a/board/sbc8641d/sbc8641d.c +++ b/board/sbc8641d/sbc8641d.c @@ -247,14 +247,14 @@ void pci_init_board(void)  		/* outbound memory */  		pci_set_region(r++, -			       CONFIG_SYS_PCI1_MEM_BASE, +			       CONFIG_SYS_PCI1_MEM_BUS,  			       CONFIG_SYS_PCI1_MEM_PHYS,  			       CONFIG_SYS_PCI1_MEM_SIZE,  			       PCI_REGION_MEM);  		/* outbound io */  		pci_set_region(r++, -			       CONFIG_SYS_PCI1_IO_BASE, +			       CONFIG_SYS_PCI1_IO_BUS,  			       CONFIG_SYS_PCI1_IO_PHYS,  			       CONFIG_SYS_PCI1_IO_SIZE,  			       PCI_REGION_IO); @@ -290,14 +290,14 @@ void pci_init_board(void)  	/* outbound memory */  	pci_set_region(r++, -		       CONFIG_SYS_PCI2_MEM_BASE, +		       CONFIG_SYS_PCI2_MEM_BUS,  		       CONFIG_SYS_PCI2_MEM_PHYS,  		       CONFIG_SYS_PCI2_MEM_SIZE,  		       PCI_REGION_MEM);  	/* outbound io */  	pci_set_region(r++, -		       CONFIG_SYS_PCI2_IO_BASE, +		       CONFIG_SYS_PCI2_IO_BUS,  		       CONFIG_SYS_PCI2_IO_PHYS,  		       CONFIG_SYS_PCI2_IO_SIZE,  		       PCI_REGION_IO); diff --git a/cpu/mpc85xx/tlb.c b/cpu/mpc85xx/tlb.c index 5b5f7914f..25fa9ee8f 100644 --- a/cpu/mpc85xx/tlb.c +++ b/cpu/mpc85xx/tlb.c @@ -125,6 +125,10 @@ void init_addr_map(void)  }  #endif +#ifndef CONFIG_SYS_DDR_TLB_START +#define CONFIG_SYS_DDR_TLB_START 8 +#endif +  unsigned int setup_ddr_tlbs(unsigned int memsize_in_meg)  {  	unsigned int tlb_size; @@ -171,7 +175,7 @@ unsigned int setup_ddr_tlbs(unsigned int memsize_in_meg)  	 * Configure DDR TLB1 entries.  	 * Starting at TLB1 8, use no more than 8 TLB1 entries.  	 */ -	ram_tlb_index = 8; +	ram_tlb_index = CONFIG_SYS_DDR_TLB_START;  	ram_tlb_address = (unsigned int)CONFIG_SYS_DDR_SDRAM_BASE;  	while (ram_tlb_address < (memsize_in_meg * 1024 * 1024)  	      && ram_tlb_index < 16) { diff --git a/include/configs/MPC8572DS.h b/include/configs/MPC8572DS.h index 37c3f4200..6c7a36454 100644 --- a/include/configs/MPC8572DS.h +++ b/include/configs/MPC8572DS.h @@ -92,6 +92,7 @@ extern unsigned long get_board_ddr_clk(unsigned long dummy);  #define CONFIG_SYS_PCIE1_ADDR		(CONFIG_SYS_CCSRBAR+0xa000)  /* DDR Setup */ +#define CONFIG_SYS_DDR_TLB_START 9  #define CONFIG_FSL_DDR2  #undef CONFIG_FSL_DDR_INTERACTIVE  #define CONFIG_SPD_EEPROM		/* Use SPD EEPROM for DDR setup */ diff --git a/include/configs/MPC8610HPCD.h b/include/configs/MPC8610HPCD.h index 27517e5b1..4bd3e0bd3 100644 --- a/include/configs/MPC8610HPCD.h +++ b/include/configs/MPC8610HPCD.h @@ -273,11 +273,13 @@   * General PCI   * Addresses are mapped 1-1.   */ -#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000 -#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE +#define CONFIG_SYS_PCI1_MEM_BUS		0x80000000 +#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS +#define CONFIG_SYS_PCI1_MEM_VIRT	CONFIG_SYS_PCI1_MEM_BUS  #define CONFIG_SYS_PCI1_MEM_SIZE	0x10000000	/* 256M */ -#define CONFIG_SYS_PCI1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCI1_IO_BUS	0x0000000  #define CONFIG_SYS_PCI1_IO_PHYS	0xe1000000 +#define CONFIG_SYS_PCI1_IO_VIRT	0xe1000000  #define CONFIG_SYS_PCI1_IO_SIZE	0x00100000	/* 1M */  /* For RTL8139 */ @@ -285,18 +287,18 @@  #define _IO_BASE		0x00000000  /* controller 1, Base address 0xa000 */ -#define CONFIG_SYS_PCIE1_MEM_BASE	0xa0000000 -#define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BASE +#define CONFIG_SYS_PCIE1_MEM_BUS	0xa0000000 +#define CONFIG_SYS_PCIE1_MEM_PHYS	CONFIG_SYS_PCIE1_MEM_BUS  #define CONFIG_SYS_PCIE1_MEM_SIZE	0x10000000	/* 256M */ -#define CONFIG_SYS_PCIE1_IO_BASE	0x00000000 +#define CONFIG_SYS_PCIE1_IO_BUS		0x00000000  #define CONFIG_SYS_PCIE1_IO_PHYS	0xe3000000  #define CONFIG_SYS_PCIE1_IO_SIZE	0x00100000	/* 1M */  /* controller 2, Base Address 0x9000 */ -#define CONFIG_SYS_PCIE2_MEM_BASE	0x90000000 -#define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BASE +#define CONFIG_SYS_PCIE2_MEM_BUS	0x90000000 +#define CONFIG_SYS_PCIE2_MEM_PHYS	CONFIG_SYS_PCIE2_MEM_BUS  #define CONFIG_SYS_PCIE2_MEM_SIZE	0x10000000	/* 256M */ -#define CONFIG_SYS_PCIE2_IO_BASE	0x00000000	/* reuse mem LAW */ +#define CONFIG_SYS_PCIE2_IO_BUS		0x00000000	/* reuse mem LAW */  #define CONFIG_SYS_PCIE2_IO_PHYS	0xe2000000  #define CONFIG_SYS_PCIE2_IO_SIZE	0x00100000	/* 1M */ @@ -364,7 +366,7 @@  #define CONFIG_SYS_DBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_PHYS | BATU_BL_1G | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_1G | BATU_VS | BATU_VP)  #define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)  #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U @@ -375,7 +377,7 @@  #define CONFIG_SYS_DBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT \  			| BATL_GUARDEDSTORAGE) -#define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_PHYS | BATU_BL_16M | BATU_VS | BATU_VP) +#define CONFIG_SYS_DBAT2U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_16M | BATU_VS | BATU_VP)  #define CONFIG_SYS_IBAT2L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)  #define CONFIG_SYS_IBAT2U	CONFIG_SYS_DBAT2U diff --git a/include/configs/sbc8641d.h b/include/configs/sbc8641d.h index 001294575..1008812b7 100644 --- a/include/configs/sbc8641d.h +++ b/include/configs/sbc8641d.h @@ -311,18 +311,22 @@   * General PCI   * Addresses are mapped 1-1.   */ -#define CONFIG_SYS_PCI1_MEM_BASE	0x80000000 -#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BASE +#define CONFIG_SYS_PCI1_MEM_BUS		0x80000000 +#define CONFIG_SYS_PCI1_MEM_PHYS	CONFIG_SYS_PCI1_MEM_BUS +#define CONFIG_SYS_PCI1_MEM_VIRT	CONFIG_SYS_PCI1_MEM_BUS  #define CONFIG_SYS_PCI1_MEM_SIZE	0x20000000	/* 512M */ -#define CONFIG_SYS_PCI1_IO_BASE	0xe2000000 -#define CONFIG_SYS_PCI1_IO_PHYS	CONFIG_SYS_PCI1_IO_BASE +#define CONFIG_SYS_PCI1_IO_BUS	0xe2000000 +#define CONFIG_SYS_PCI1_IO_PHYS	CONFIG_SYS_PCI1_IO_BUS +#define CONFIG_SYS_PCI1_IO_VIRT	CONFIG_SYS_PCI1_IO_BUS  #define CONFIG_SYS_PCI1_IO_SIZE	0x1000000	/* 16M */ -#define CONFIG_SYS_PCI2_MEM_BASE	0xa0000000 -#define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BASE +#define CONFIG_SYS_PCI2_MEM_BUS	0xa0000000 +#define CONFIG_SYS_PCI2_MEM_PHYS	CONFIG_SYS_PCI2_MEM_BUS +#define CONFIG_SYS_PCI2_MEM_VIRT	CONFIG_SYS_PCI2_MEM_BUS  #define CONFIG_SYS_PCI2_MEM_SIZE	0x10000000	/* 256M */ -#define CONFIG_SYS_PCI2_IO_BASE	0xe3000000 -#define CONFIG_SYS_PCI2_IO_PHYS	CONFIG_SYS_PCI2_IO_BASE +#define CONFIG_SYS_PCI2_IO_BUS	0xe3000000 +#define CONFIG_SYS_PCI2_IO_PHYS	CONFIG_SYS_PCI2_IO_BUS +#define CONFIG_SYS_PCI2_IO_VIRT	CONFIG_SYS_PCI2_IO_BUS  #define CONFIG_SYS_PCI2_IO_SIZE	0x1000000	/* 16M */  #if defined(CONFIG_PCI) @@ -409,10 +413,10 @@   * 0xa000_0000  512M   PCI-Express 2 Memory   *	Changed it for operating from 0xd0000000   */ -#define CONFIG_SYS_DBAT1L	( CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW \ +#define CONFIG_SYS_DBAT1L	( CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW \  			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) -#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_DBAT1U	(CONFIG_SYS_PCI1_MEM_VIRT | BATU_BL_256M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT1L	(CONFIG_SYS_PCI1_MEM_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)  #define CONFIG_SYS_IBAT1U	CONFIG_SYS_DBAT1U  /* @@ -452,10 +456,10 @@   * 0xe300_0000  16M    PCI-Express 2 I/0   *    Note that this is at 0xe0000000   */ -#define CONFIG_SYS_DBAT4L	( CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW \ +#define CONFIG_SYS_DBAT4L	( CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW \  			| BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) -#define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_BASE | BATU_BL_32M | BATU_VS | BATU_VP) -#define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI1_IO_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) +#define CONFIG_SYS_DBAT4U	(CONFIG_SYS_PCI1_IO_VIRT | BATU_BL_32M | BATU_VS | BATU_VP) +#define CONFIG_SYS_IBAT4L	(CONFIG_SYS_PCI1_IO_PHYS | BATL_PP_RW | BATL_CACHEINHIBIT)  #define CONFIG_SYS_IBAT4U	CONFIG_SYS_DBAT4U  /*  |