diff options
| author | Haavard Skinnemoen <haavard.skinnemoen@atmel.com> | 2008-12-17 16:53:07 +0100 | 
|---|---|---|
| committer | Haavard Skinnemoen <haavard.skinnemoen@atmel.com> | 2008-12-17 16:53:07 +0100 | 
| commit | cb5473205206c7f14cbb1e747f28ec75b48826e2 (patch) | |
| tree | 8f4808d60917100b18a10b05230f7638a0a9bbcc /cpu/mpc5xx/spi.c | |
| parent | baf449fc5ff96f071bb0e3789fd3265f6d4fd9a0 (diff) | |
| parent | 92c78a3bbcb2ce508b4bf1c4a1e0940406a024bb (diff) | |
| download | olio-uboot-2014.01-cb5473205206c7f14cbb1e747f28ec75b48826e2.tar.xz olio-uboot-2014.01-cb5473205206c7f14cbb1e747f28ec75b48826e2.zip | |
Merge branch 'fixes' into cleanups
Conflicts:
	board/atmel/atngw100/atngw100.c
	board/atmel/atstk1000/atstk1000.c
	cpu/at32ap/at32ap700x/gpio.c
	include/asm-avr32/arch-at32ap700x/clk.h
	include/configs/atngw100.h
	include/configs/atstk1002.h
	include/configs/atstk1003.h
	include/configs/atstk1004.h
	include/configs/atstk1006.h
	include/configs/favr-32-ezkit.h
	include/configs/hammerhead.h
	include/configs/mimc200.h
Diffstat (limited to 'cpu/mpc5xx/spi.c')
| -rw-r--r-- | cpu/mpc5xx/spi.c | 16 | 
1 files changed, 8 insertions, 8 deletions
| diff --git a/cpu/mpc5xx/spi.c b/cpu/mpc5xx/spi.c index 3c187bee5..3ca15ea83 100644 --- a/cpu/mpc5xx/spi.c +++ b/cpu/mpc5xx/spi.c @@ -111,7 +111,7 @@ void spi_init_f (void)  	volatile immap_t *immr;  	volatile qsmcm5xx_t *qsmcm; -	immr = (immap_t *)  CFG_IMMR; +	immr = (immap_t *)  CONFIG_SYS_IMMR;  	qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;  	qsmcm->qsmcm_qsmcr = 0; /* all accesses enabled */ @@ -128,7 +128,7 @@ void spi_init_f (void)  	 * PQSPAR[06] = 1 [0x0200] -> PERI: (SPIMOSI)  	 * PQSPAR[07] = 1 [0x0100] -> PERI: (SPIMISO)  	 * -------------------------------------------- */ -	qsmcm->qsmcm_pqspar =  0x3 | (CFG_SPI_CS_USED << 3); +	qsmcm->qsmcm_pqspar =  0x3 | (CONFIG_SYS_SPI_CS_USED << 3);  	 /* --------------------------------------------  	 * DDRQS[00] = 0 reserved @@ -160,7 +160,7 @@ void spi_init_f (void)  	 * PORTQS[14] = 0 [0x0002] -> SPIMOSI Output  	 * PORTQS[15] = 0 [0x0001] -> SPIMISO Input  	 * -------------------------------------------- */ -	qsmcm->qsmcm_portqs |= (CFG_SPI_CS_BASE << 3); +	qsmcm->qsmcm_portqs |= (CONFIG_SYS_SPI_CS_BASE << 3);  	/* --------------------------------------------  	 * Controll Register 0  	 * SPCR0[00] = 1 (0x8000) Master @@ -235,7 +235,7 @@ ssize_t short_spi_write (uchar *addr, int alen, uchar *buffer, int len)  	volatile immap_t *immr;  	volatile qsmcm5xx_t *qsmcm; -	immr = (immap_t *)  CFG_IMMR; +	immr = (immap_t *)  CONFIG_SYS_IMMR;  	qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;  	for(i=0;i<32;i++) {  		 qsmcm->qsmcm_recram[i]=0x0000; @@ -308,7 +308,7 @@ ssize_t short_spi_read (uchar *addr, int alen, uchar *buffer, int len)  	volatile immap_t *immr;  	volatile qsmcm5xx_t *qsmcm; -	immr = (immap_t *)  CFG_IMMR; +	immr = (immap_t *)  CONFIG_SYS_IMMR;  	qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;  	for(i=0;i<32;i++) { @@ -364,15 +364,15 @@ ssize_t spi_xfer (size_t count)  	int i;  	int tm;  	ushort status; -	immr = (immap_t *)  CFG_IMMR; +	immr = (immap_t *)  CONFIG_SYS_IMMR;  	qsmcm = (qsmcm5xx_t *)&immr->im_qsmcm;  	DPRINT (("*** spi_xfer entered count %d***\n",count));  	/* Set CS for device */  	for(i=0;i<(count-1);i++) -		qsmcm->qsmcm_comdram[i] = 0x80 | CFG_SPI_CS_ACT;  /* CS3 is connected to the SPI EEPROM */ +		qsmcm->qsmcm_comdram[i] = 0x80 | CONFIG_SYS_SPI_CS_ACT;  /* CS3 is connected to the SPI EEPROM */ -	qsmcm->qsmcm_comdram[i] = CFG_SPI_CS_ACT; /* CS3 is connected to the SPI EEPROM */ +	qsmcm->qsmcm_comdram[i] = CONFIG_SYS_SPI_CS_ACT; /* CS3 is connected to the SPI EEPROM */  	qsmcm->qsmcm_spcr2=((count-1)&0x1F)<<8;  	DPRINT (("*** spi_xfer: Bytes to be xferred: %d ***\n", count)); |