diff options
| author | Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com> | 2008-10-16 15:01:15 +0200 | 
|---|---|---|
| committer | Wolfgang Denk <wd@denx.de> | 2008-10-18 21:54:03 +0200 | 
| commit | 6d0f6bcf337c5261c08fabe12982178c2c489d76 (patch) | |
| tree | ae13958ffa9c6b58c2ea97aac07a4ad2f04a350f /board/cpu86/cpu86.c | |
| parent | 71edc271816ec82cf0550dd6980be2da3cc2ad9e (diff) | |
| download | olio-uboot-2014.01-6d0f6bcf337c5261c08fabe12982178c2c489d76.tar.xz olio-uboot-2014.01-6d0f6bcf337c5261c08fabe12982178c2c489d76.zip | |
rename CFG_ macros to CONFIG_SYS
Signed-off-by: Jean-Christophe PLAGNIOL-VILLARD <plagnioj@jcrosoft.com>
Diffstat (limited to 'board/cpu86/cpu86.c')
| -rw-r--r-- | board/cpu86/cpu86.c | 32 | 
1 files changed, 16 insertions, 16 deletions
| diff --git a/board/cpu86/cpu86.c b/board/cpu86/cpu86.c index 23ec283d4..bc7ebfea1 100644 --- a/board/cpu86/cpu86.c +++ b/board/cpu86/cpu86.c @@ -225,7 +225,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 */  	maxsize = (1 + (~orx | 0x7fff)) / 2; -	/* Since CFG_SDRAM_BASE is always 0 (??), we assume that +	/* Since CONFIG_SYS_SDRAM_BASE is always 0 (??), we assume that  	 * we are configuring CS1 if base != 0  	 */  	sdmr_ptr = &memctl->memc_psdmr; @@ -250,7 +250,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  	 *  accessing the SDRAM with a single-byte transaction."  	 *  	 * The appropriate BRx/ORx registers have already been set when we -	 * get here. The SDRAM can be accessed at the address CFG_SDRAM_BASE. +	 * get here. The SDRAM can be accessed at the address CONFIG_SYS_SDRAM_BASE.  	 */  	*sdmr_ptr = sdmr | PSDMR_OP_PREA; @@ -261,7 +261,7 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  		*base = c;  	*sdmr_ptr = sdmr | PSDMR_OP_MRW; -	*(base + CFG_MRS_OFFS) = c;	/* setting MR on address lines */ +	*(base + CONFIG_SYS_MRS_OFFS) = c;	/* setting MR on address lines */  	*sdmr_ptr = sdmr | PSDMR_OP_NORM | PSDMR_RFEN;  	*base = c; @@ -275,37 +275,37 @@ static long int try_init (volatile memctl8260_t * memctl, ulong sdmr,  phys_size_t initdram (int board_type)  { -	volatile immap_t *immap = (immap_t *) CFG_IMMR; +	volatile immap_t *immap = (immap_t *) CONFIG_SYS_IMMR;  	volatile memctl8260_t *memctl = &immap->im_memctl; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	ulong size8, size9;  #endif  	long psize;  	psize = 32 * 1024 * 1024; -	memctl->memc_mptpr = CFG_MPTPR; -	memctl->memc_psrt = CFG_PSRT; +	memctl->memc_mptpr = CONFIG_SYS_MPTPR; +	memctl->memc_psrt = CONFIG_SYS_PSRT; -#ifndef CFG_RAMBOOT +#ifndef CONFIG_SYS_RAMBOOT  	/* 60x SDRAM setup:  	 */ -	size8 = try_init (memctl, CFG_PSDMR_8COL, CFG_OR2_8COL, -			  (uchar *) CFG_SDRAM_BASE); -	size9 = try_init (memctl, CFG_PSDMR_9COL, CFG_OR2_9COL, -			  (uchar *) CFG_SDRAM_BASE); +	size8 = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR2_8COL, +			  (uchar *) CONFIG_SYS_SDRAM_BASE); +	size9 = try_init (memctl, CONFIG_SYS_PSDMR_9COL, CONFIG_SYS_OR2_9COL, +			  (uchar *) CONFIG_SYS_SDRAM_BASE);  	if (size8 < size9) {  		psize = size9;  		printf ("(60x:9COL) ");  	} else { -		psize = try_init (memctl, CFG_PSDMR_8COL, CFG_OR2_8COL, -				  (uchar *) CFG_SDRAM_BASE); +		psize = try_init (memctl, CONFIG_SYS_PSDMR_8COL, CONFIG_SYS_OR2_8COL, +				  (uchar *) CONFIG_SYS_SDRAM_BASE);  		printf ("(60x:8COL) ");  	} -#endif	/* CFG_RAMBOOT */ +#endif	/* CONFIG_SYS_RAMBOOT */  	icache_enable (); @@ -315,6 +315,6 @@ phys_size_t initdram (int board_type)  #if defined(CONFIG_CMD_DOC)  void doc_init (void)  { -	doc_probe (CFG_DOC_BASE); +	doc_probe (CONFIG_SYS_DOC_BASE);  }  #endif |