diff options
| author | Wolfgang Denk <wd@denx.de> | 2012-08-09 21:04:05 +0200 | 
|---|---|---|
| committer | Wolfgang Denk <wd@denx.de> | 2012-08-09 21:04:05 +0200 | 
| commit | 1d56f63dab2d9b1ea60601f5f3ae22d8664d8aa5 (patch) | |
| tree | 249c74a50e495c32d6b8f387112f712430e38d22 /arch/powerpc/cpu/mpc85xx/ddr-gen3.c | |
| parent | d764c5043d6d72e012f3e50092344ebd57a0c242 (diff) | |
| parent | 5c5befda58e4a3f198a033e8a9952b2b309acc86 (diff) | |
| download | olio-uboot-2014.01-1d56f63dab2d9b1ea60601f5f3ae22d8664d8aa5.tar.xz olio-uboot-2014.01-1d56f63dab2d9b1ea60601f5f3ae22d8664d8aa5.zip  | |
Merge branch 'master' of git://git.denx.de/u-boot-mpc85xx
* 'master' of git://git.denx.de/u-boot-mpc85xx:
  powerpc/85xx: use CONFIG_SYS_FSL_PCIE_COMPAT macro when setting the PCI LIODNs
  powerpc/mpc85xx: Ignore E bit for BSC9130/1
  powerpc/sgmii: To support PHY link state auto detect in SGMII mode
  powerpc/85xx: improve definition of BR_PHYS_ADDR macro
  powerpc/p2041: configure the CPLD lane_mux according to RCW
  powerpc/ddr: fix fsl_ddr_get_dimm_params compile error
  powerpc/corenet: fix compile error when CONFIG_SYS_NO_FLASH is defined
  powerpc/mpc8xxx: fix workaround for errata DDR111 and DDR134 for DDR over 4GB
  powerpc/p1022ds: fix DIU/LBC switching with NAND enabled
  powerpc/p1022ds: add support for SPI and SD boot
Signed-off-by: Wolfgang Denk <wd@denx.de>
Diffstat (limited to 'arch/powerpc/cpu/mpc85xx/ddr-gen3.c')
| -rw-r--r-- | arch/powerpc/cpu/mpc85xx/ddr-gen3.c | 13 | 
1 files changed, 11 insertions, 2 deletions
diff --git a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c b/arch/powerpc/cpu/mpc85xx/ddr-gen3.c index 18e9cc5b8..81961def1 100644 --- a/arch/powerpc/cpu/mpc85xx/ddr-gen3.c +++ b/arch/powerpc/cpu/mpc85xx/ddr-gen3.c @@ -50,7 +50,10 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,  			csn = i;  			csn_bnds_backup = regs->cs[i].bnds;  			csn_bnds_t = (unsigned int *) ®s->cs[i].bnds; -			*csn_bnds_t = regs->cs[i].bnds ^ 0x0F000F00; +			if (cs_ea > 0xeff) +				*csn_bnds_t = regs->cs[i].bnds + 0x01000000; +			else +				*csn_bnds_t = regs->cs[i].bnds + 0x01000100;  			debug("Found cs%d_bns (0x%08x) covering 0xff000000, "  				"change it to 0x%x\n",  				csn, csn_bnds_backup, regs->cs[i].bnds); @@ -310,9 +313,15 @@ void fsl_ddr_set_memctl_regs(const fsl_ddr_cfg_regs_t *regs,  	/* 7. Wait for 400ms/GB */  	total_gb_size_per_controller = 0;  	for (i = 0; i < CONFIG_CHIP_SELECTS_PER_CTRL; i++) { -		total_gb_size_per_controller += +		if (i == csn) { +			total_gb_size_per_controller += +				((csn_bnds_backup & 0xFFFF) >> 6) +				- (csn_bnds_backup >> 22) + 1; +		} else { +			total_gb_size_per_controller +=  				((regs->cs[i].bnds & 0xFFFF) >> 6)  				- (regs->cs[i].bnds >> 22) + 1; +		}  	}  	if (in_be32(&ddr->sdram_cfg) & 0x80000)  		total_gb_size_per_controller <<= 1;  |