/* * Copyright (c) 2012-2013, NVIDIA Corporation. * * This program is free software; you can redistribute it and/or modify it * under the terms and conditions of the GNU General Public License, * version 2, as published by the Free Software Foundation. * * This program is distributed in the hope it will be useful, but WITHOUT * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for * more details. * * You should have received a copy of the GNU General Public License * along with this program. If not, see . * */ /* * Function naming determines intended use: * * _r(void) : Returns the offset for register . * * _w(void) : Returns the word offset for word (4 byte) element . * * __s(void) : Returns size of field of register in bits. * * __f(u32 v) : Returns a value based on 'v' which has been shifted * and masked to place it at field of register . This value * can be |'d with others to produce a full register value for * register . * * __m(void) : Returns a mask for field of register . This * value can be ~'d and then &'d to clear the value of field for * register . * * ___f(void) : Returns the constant value after being shifted * to place it at field of register . This value can be |'d * with others to produce a full register value for . * * __v(u32 r) : Returns the value of field from a full register * value 'r' after being shifted to place its LSB at bit 0. * This value is suitable for direct comparison with other unshifted * values appropriate for use in field of register . * * ___v(void) : Returns the constant value for defined for * field of register . This value is suitable for direct * comparison with unshifted values appropriate for use in field * of register . */ #ifndef __hw_host1x01_sync_h__ #define __hw_host1x01_sync_h__ #define REGISTER_STRIDE 4 static inline u32 host1x_sync_syncpt_r(unsigned int id) { return 0x400 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT(id) \ host1x_sync_syncpt_r(id) static inline u32 host1x_sync_syncpt_thresh_cpu0_int_status_r(unsigned int id) { return 0x40 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_THRESH_CPU0_INT_STATUS(id) \ host1x_sync_syncpt_thresh_cpu0_int_status_r(id) static inline u32 host1x_sync_syncpt_thresh_int_disable_r(unsigned int id) { return 0x60 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_THRESH_INT_DISABLE(id) \ host1x_sync_syncpt_thresh_int_disable_r(id) static inline u32 host1x_sync_syncpt_thresh_int_enable_cpu0_r(unsigned int id) { return 0x68 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_THRESH_INT_ENABLE_CPU0(id) \ host1x_sync_syncpt_thresh_int_enable_cpu0_r(id) static inline u32 host1x_sync_cmdproc_stop_r(void) { return 0xac; } #define HOST1X_SYNC_CMDPROC_STOP \ host1x_sync_cmdproc_stop_r() static inline u32 host1x_sync_ch_teardown_r(void) { return 0xb0; } #define HOST1X_SYNC_CH_TEARDOWN \ host1x_sync_ch_teardown_r() static inline u32 host1x_sync_usec_clk_r(void) { return 0x1a4; } #define HOST1X_SYNC_USEC_CLK \ host1x_sync_usec_clk_r() static inline u32 host1x_sync_ctxsw_timeout_cfg_r(void) { return 0x1a8; } #define HOST1X_SYNC_CTXSW_TIMEOUT_CFG \ host1x_sync_ctxsw_timeout_cfg_r() static inline u32 host1x_sync_ip_busy_timeout_r(void) { return 0x1bc; } #define HOST1X_SYNC_IP_BUSY_TIMEOUT \ host1x_sync_ip_busy_timeout_r() static inline u32 host1x_sync_syncpt_int_thresh_r(unsigned int id) { return 0x500 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_INT_THRESH(id) \ host1x_sync_syncpt_int_thresh_r(id) static inline u32 host1x_sync_syncpt_base_r(unsigned int id) { return 0x600 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_BASE(id) \ host1x_sync_syncpt_base_r(id) static inline u32 host1x_sync_syncpt_cpu_incr_r(unsigned int id) { return 0x700 + id * REGISTER_STRIDE; } #define HOST1X_SYNC_SYNCPT_CPU_INCR(id) \ host1x_sync_syncpt_cpu_incr_r(id) #endif /* __hw_host1x01_sync_h__ */