diff options
Diffstat (limited to 'arch/sh/kernel/cpu/sh4a/clock-sh7785.c')
| -rw-r--r-- | arch/sh/kernel/cpu/sh4a/clock-sh7785.c | 200 | 
1 files changed, 82 insertions, 118 deletions
diff --git a/arch/sh/kernel/cpu/sh4a/clock-sh7785.c b/arch/sh/kernel/cpu/sh4a/clock-sh7785.c index 27fa81bef6a..73abfbf2f16 100644 --- a/arch/sh/kernel/cpu/sh4a/clock-sh7785.c +++ b/arch/sh/kernel/cpu/sh4a/clock-sh7785.c @@ -3,7 +3,7 @@   *   * SH7785 support for the clock framework   * - *  Copyright (C) 2007  Paul Mundt + *  Copyright (C) 2007 - 2009  Paul Mundt   *   * This file is subject to the terms and conditions of the GNU General Public   * License.  See the file "COPYING" in the main directory of this archive @@ -11,152 +11,116 @@   */  #include <linux/init.h>  #include <linux/kernel.h> +#include <linux/clk.h> +#include <linux/io.h> +#include <linux/cpufreq.h>  #include <asm/clock.h>  #include <asm/freq.h> -#include <asm/io.h> +#include <cpu/sh7785.h> -static int ifc_divisors[] = { 1, 2, 4, 6 }; -static int ufc_divisors[] = { 1, 1, 4, 6 }; -static int sfc_divisors[] = { 1, 1, 4, 6 }; -static int bfc_divisors[] = { 1, 1, 1, 1, 1, 12, 16, 18, -			     24, 32, 36, 48, 1, 1, 1, 1 }; -static int mfc_divisors[] = { 1, 1, 4, 6 }; -static int pfc_divisors[] = { 1, 1, 1, 1, 1, 1, 1, 18, -			      24, 32, 36, 48, 1, 1, 1, 1 }; - -static void master_clk_init(struct clk *clk) -{ -	clk->rate *= pfc_divisors[ctrl_inl(FRQMR1) & 0x000f]; -} - -static struct clk_ops sh7785_master_clk_ops = { -	.init		= master_clk_init, +/* + * Default rate for the root input clock, reset this with clk_set_rate() + * from the platform code. + */ +static struct clk extal_clk = { +	.name		= "extal", +	.id		= -1, +	.rate		= 33333333,  }; -static void module_clk_recalc(struct clk *clk) +static unsigned long pll_recalc(struct clk *clk)  { -	int idx = (ctrl_inl(FRQMR1) & 0x000f); -	clk->rate = clk->parent->rate / pfc_divisors[idx]; -} +	int multiplier; -static struct clk_ops sh7785_module_clk_ops = { -	.recalc		= module_clk_recalc, -}; +	multiplier = test_mode_pin(MODE_PIN4) ? 36 : 72; -static void bus_clk_recalc(struct clk *clk) -{ -	int idx = ((ctrl_inl(FRQMR1) >> 16) & 0x000f); -	clk->rate = clk->parent->rate / bfc_divisors[idx]; +	return clk->parent->rate * multiplier;  } -static struct clk_ops sh7785_bus_clk_ops = { -	.recalc		= bus_clk_recalc, +static struct clk_ops pll_clk_ops = { +	.recalc		= pll_recalc,  }; -static void cpu_clk_recalc(struct clk *clk) -{ -	int idx = ((ctrl_inl(FRQMR1) >> 28) & 0x0003); -	clk->rate = clk->parent->rate / ifc_divisors[idx]; -} - -static struct clk_ops sh7785_cpu_clk_ops = { -	.recalc		= cpu_clk_recalc, +static struct clk pll_clk = { +	.name		= "pll_clk", +	.id		= -1, +	.ops		= &pll_clk_ops, +	.parent		= &extal_clk, +	.flags		= CLK_ENABLE_ON_INIT,  }; -static struct clk_ops *sh7785_clk_ops[] = { -	&sh7785_master_clk_ops, -	&sh7785_module_clk_ops, -	&sh7785_bus_clk_ops, -	&sh7785_cpu_clk_ops, +static struct clk *clks[] = { +	&extal_clk, +	&pll_clk,  }; -void __init arch_init_clk_ops(struct clk_ops **ops, int idx) -{ -	if (idx < ARRAY_SIZE(sh7785_clk_ops)) -		*ops = sh7785_clk_ops[idx]; -} +static unsigned int div2[] = { 1, 2, 4, 6, 8, 12, 16, 18, +			       24, 32, 36, 48 }; -static void shyway_clk_recalc(struct clk *clk) -{ -	int idx = ((ctrl_inl(FRQMR1) >> 20) & 0x0003); -	clk->rate = clk->parent->rate / sfc_divisors[idx]; -} - -static struct clk_ops sh7785_shyway_clk_ops = { -	.recalc		= shyway_clk_recalc, +static struct clk_div_mult_table div4_table = { +	.divisors = div2, +	.nr_divisors = ARRAY_SIZE(div2),  }; -static struct clk sh7785_shyway_clk = { -	.name		= "shyway_clk", -	.flags		= CLK_ALWAYS_ENABLED, -	.ops		= &sh7785_shyway_clk_ops, -}; +enum { DIV4_I, DIV4_U, DIV4_SH, DIV4_B, DIV4_DDR, DIV4_GA, +	DIV4_DU, DIV4_P, DIV4_NR }; -static void ddr_clk_recalc(struct clk *clk) -{ -	int idx = ((ctrl_inl(FRQMR1) >> 12) & 0x0003); -	clk->rate = clk->parent->rate / mfc_divisors[idx]; -} +#define DIV4(_str, _bit, _mask, _flags) \ +  SH_CLK_DIV4(_str, &pll_clk, FRQMR1, _bit, _mask, _flags) -static struct clk_ops sh7785_ddr_clk_ops = { -	.recalc		= ddr_clk_recalc, +struct clk div4_clks[DIV4_NR] = { +	[DIV4_P] = DIV4("peripheral_clk", 0, 0x0f80, 0), +	[DIV4_DU] = DIV4("du_clk", 4, 0x0ff0, 0), +	[DIV4_GA] = DIV4("ga_clk", 8, 0x0030, 0), +	[DIV4_DDR] = DIV4("ddr_clk", 12, 0x000c, CLK_ENABLE_ON_INIT), +	[DIV4_B] = DIV4("bus_clk", 16, 0x0fe0, CLK_ENABLE_ON_INIT), +	[DIV4_SH] = DIV4("shyway_clk", 20, 0x000c, CLK_ENABLE_ON_INIT), +	[DIV4_U] = DIV4("umem_clk", 24, 0x000c, CLK_ENABLE_ON_INIT), +	[DIV4_I] = DIV4("cpu_clk", 28, 0x000e, CLK_ENABLE_ON_INIT),  }; -static struct clk sh7785_ddr_clk = { -	.name		= "ddr_clk", -	.flags		= CLK_ALWAYS_ENABLED, -	.ops		= &sh7785_ddr_clk_ops, -}; +#define MSTPCR0		0xffc80030 +#define MSTPCR1		0xffc80034 -static void ram_clk_recalc(struct clk *clk) -{ -	int idx = ((ctrl_inl(FRQMR1) >> 24) & 0x0003); -	clk->rate = clk->parent->rate / ufc_divisors[idx]; -} +static struct clk mstp_clks[] = { +	/* MSTPCR0 */ +	SH_CLK_MSTP32("scif_fck", 5, &div4_clks[DIV4_P], MSTPCR0, 29, 0), +	SH_CLK_MSTP32("scif_fck", 4, &div4_clks[DIV4_P], MSTPCR0, 28, 0), +	SH_CLK_MSTP32("scif_fck", 3, &div4_clks[DIV4_P], MSTPCR0, 27, 0), +	SH_CLK_MSTP32("scif_fck", 2, &div4_clks[DIV4_P], MSTPCR0, 26, 0), +	SH_CLK_MSTP32("scif_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 25, 0), +	SH_CLK_MSTP32("scif_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 24, 0), +	SH_CLK_MSTP32("ssi_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 21, 0), +	SH_CLK_MSTP32("ssi_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 20, 0), +	SH_CLK_MSTP32("hac_fck", 1, &div4_clks[DIV4_P], MSTPCR0, 17, 0), +	SH_CLK_MSTP32("hac_fck", 0, &div4_clks[DIV4_P], MSTPCR0, 16, 0), +	SH_CLK_MSTP32("mmcif_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 13, 0), +	SH_CLK_MSTP32("flctl_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 12, 0), +	SH_CLK_MSTP32("tmu345_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 9, 0), +	SH_CLK_MSTP32("tmu012_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 8, 0), +	SH_CLK_MSTP32("siof_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 3, 0), +	SH_CLK_MSTP32("hspi_fck", -1, &div4_clks[DIV4_P], MSTPCR0, 2, 0), -static struct clk_ops sh7785_ram_clk_ops = { -	.recalc		= ram_clk_recalc, +	/* MSTPCR1 */ +	SH_CLK_MSTP32("hudi_fck", -1, NULL, MSTPCR1, 19, 0), +	SH_CLK_MSTP32("ubc_fck", -1, NULL, MSTPCR1, 17, 0), +	SH_CLK_MSTP32("dmac_11_6_fck", -1, NULL, MSTPCR1, 5, 0), +	SH_CLK_MSTP32("dmac_5_0_fck", -1, NULL, MSTPCR1, 4, 0), +	SH_CLK_MSTP32("gdta_fck", -1, NULL, MSTPCR1, 0, 0),  }; -static struct clk sh7785_ram_clk = { -	.name		= "ram_clk", -	.flags		= CLK_ALWAYS_ENABLED, -	.ops		= &sh7785_ram_clk_ops, -}; - -/* - * Additional SH7785-specific on-chip clocks that aren't already part of the - * clock framework - */ -static struct clk *sh7785_onchip_clocks[] = { -	&sh7785_shyway_clk, -	&sh7785_ddr_clk, -	&sh7785_ram_clk, -}; - -static int __init sh7785_clk_init(void) +int __init arch_clk_init(void)  { -	struct clk *clk = clk_get(NULL, "master_clk"); -	int i; - -	for (i = 0; i < ARRAY_SIZE(sh7785_onchip_clocks); i++) { -		struct clk *clkp = sh7785_onchip_clocks[i]; - -		clkp->parent = clk; -		clk_register(clkp); -		clk_enable(clkp); -	} +	int i, ret = 0; -	/* -	 * Now that we have the rest of the clocks registered, we need to -	 * force the parent clock to propagate so that these clocks will -	 * automatically figure out their rate. We cheat by handing the -	 * parent clock its current rate and forcing child propagation. -	 */ -	clk_set_rate(clk, clk_get_rate(clk)); +	for (i = 0; i < ARRAY_SIZE(clks); i++) +		ret |= clk_register(clks[i]); -	clk_put(clk); +	if (!ret) +		ret = sh_clk_div4_register(div4_clks, ARRAY_SIZE(div4_clks), +					   &div4_table); +	if (!ret) +		ret = sh_clk_mstp32_register(mstp_clks, ARRAY_SIZE(mstp_clks)); -	return 0; +	return ret;  } -arch_initcall(sh7785_clk_init);  |