diff options
Diffstat (limited to 'arch/mips/txx9/generic')
| -rw-r--r-- | arch/mips/txx9/generic/irq_tx4927.c | 2 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/irq_tx4939.c | 4 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/mem_tx4927.c | 2 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/pci.c | 4 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/setup.c | 10 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/setup_tx3927.c | 2 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/setup_tx4927.c | 2 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/setup_tx4938.c | 2 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/setup_tx4939.c | 4 | ||||
| -rw-r--r-- | arch/mips/txx9/generic/smsc_fdc37m81x.c | 48 | 
10 files changed, 40 insertions, 40 deletions
diff --git a/arch/mips/txx9/generic/irq_tx4927.c b/arch/mips/txx9/generic/irq_tx4927.c index 7e3ac5782da..ed8e702d448 100644 --- a/arch/mips/txx9/generic/irq_tx4927.c +++ b/arch/mips/txx9/generic/irq_tx4927.c @@ -2,7 +2,7 @@   * Common tx4927 irq handler   *   * Author: MontaVista Software, Inc. - *         source@mvista.com + *	   source@mvista.com   *   *  under the terms of the GNU General Public License as published by the   *  Free Software Foundation; either version 2 of the License, or (at your diff --git a/arch/mips/txx9/generic/irq_tx4939.c b/arch/mips/txx9/generic/irq_tx4939.c index 6b067dbd2ae..0d7267e81a8 100644 --- a/arch/mips/txx9/generic/irq_tx4939.c +++ b/arch/mips/txx9/generic/irq_tx4939.c @@ -5,8 +5,8 @@   *   * Copyright 2001, 2003-2005 MontaVista Software Inc.   * Author: MontaVista Software, Inc. - *         ahennessy@mvista.com - *         source@mvista.com + *	   ahennessy@mvista.com + *	   source@mvista.com   * Copyright (C) 2000-2001,2005-2007 Toshiba Corporation   *   * This file is subject to the terms and conditions of the GNU General Public diff --git a/arch/mips/txx9/generic/mem_tx4927.c b/arch/mips/txx9/generic/mem_tx4927.c index 70f9626f822..deea2ceae8a 100644 --- a/arch/mips/txx9/generic/mem_tx4927.c +++ b/arch/mips/txx9/generic/mem_tx4927.c @@ -2,7 +2,7 @@   * common tx4927 memory interface   *   * Author: MontaVista Software, Inc. - *         source@mvista.com + *	   source@mvista.com   *   * Copyright 2001-2002 MontaVista Software Inc.   * diff --git a/arch/mips/txx9/generic/pci.c b/arch/mips/txx9/generic/pci.c index ce8f8b9b930..28713274e0c 100644 --- a/arch/mips/txx9/generic/pci.c +++ b/arch/mips/txx9/generic/pci.c @@ -2,7 +2,7 @@   * linux/arch/mips/txx9/pci.c   *   * Based on linux/arch/mips/txx9/rbtx4927/setup.c, - *          linux/arch/mips/txx9/rbtx4938/setup.c, + *	    linux/arch/mips/txx9/rbtx4938/setup.c,   *	    and RBTX49xx patch from CELF patch archive.   *   * Copyright 2001-2005 MontaVista Software Inc. @@ -107,7 +107,7 @@ int txx9_pci_mem_high __initdata;  /*   * allocate pci_controller and resources. - * mem_base, io_base: physical address.  0 for auto assignment. + * mem_base, io_base: physical address.	 0 for auto assignment.   * mem_size and io_size means max size on auto assignment.   * pcic must be &txx9_primary_pcic or NULL.   */ diff --git a/arch/mips/txx9/generic/setup.c b/arch/mips/txx9/generic/setup.c index 560fe899175..5364aabc210 100644 --- a/arch/mips/txx9/generic/setup.c +++ b/arch/mips/txx9/generic/setup.c @@ -118,7 +118,7 @@ EXPORT_SYMBOL(clk_put);  /* GPIO support */ -#ifdef CONFIG_GENERIC_GPIO +#ifdef CONFIG_GPIOLIB  int gpio_to_irq(unsigned gpio)  {  	return -EINVAL; @@ -513,19 +513,19 @@ void __init txx9_sio_init(unsigned long baseaddr, int irq,  }  #ifdef CONFIG_EARLY_PRINTK -static void __init null_prom_putchar(char c) +static void null_prom_putchar(char c)  {  } -void (*txx9_prom_putchar)(char c) __initdata = null_prom_putchar; +void (*txx9_prom_putchar)(char c) = null_prom_putchar; -void __init prom_putchar(char c) +void prom_putchar(char c)  {  	txx9_prom_putchar(c);  }  static void __iomem *early_txx9_sio_port; -static void __init early_txx9_sio_putchar(char c) +static void early_txx9_sio_putchar(char c)  {  #define TXX9_SICISR	0x0c  #define TXX9_SITFIFO	0x1c diff --git a/arch/mips/txx9/generic/setup_tx3927.c b/arch/mips/txx9/generic/setup_tx3927.c index 9505d58454c..110e05c3eb8 100644 --- a/arch/mips/txx9/generic/setup_tx3927.c +++ b/arch/mips/txx9/generic/setup_tx3927.c @@ -132,6 +132,6 @@ void __init tx3927_mtd_init(int ch)  	unsigned long size = txx9_ce_res[ch].end - start + 1;  	if (!(tx3927_romcptr->cr[ch] & 0x8)) -		return;	/* disabled */ +		return; /* disabled */  	txx9_physmap_flash_init(ch, start, size, &pdata);  } diff --git a/arch/mips/txx9/generic/setup_tx4927.c b/arch/mips/txx9/generic/setup_tx4927.c index 3418b2a90f7..e714d6ce9a8 100644 --- a/arch/mips/txx9/generic/setup_tx4927.c +++ b/arch/mips/txx9/generic/setup_tx4927.c @@ -250,7 +250,7 @@ void __init tx4927_mtd_init(int ch)  	unsigned long size = txx9_ce_res[ch].end - start + 1;  	if (!(TX4927_EBUSC_CR(ch) & 0x8)) -		return;	/* disabled */ +		return; /* disabled */  	txx9_physmap_flash_init(ch, start, size, &pdata);  } diff --git a/arch/mips/txx9/generic/setup_tx4938.c b/arch/mips/txx9/generic/setup_tx4938.c index eb208011023..0a3bf2dfaba 100644 --- a/arch/mips/txx9/generic/setup_tx4938.c +++ b/arch/mips/txx9/generic/setup_tx4938.c @@ -329,7 +329,7 @@ void __init tx4938_mtd_init(int ch)  	unsigned long size = txx9_ce_res[ch].end - start + 1;  	if (!(TX4938_EBUSC_CR(ch) & 0x8)) -		return;	/* disabled */ +		return; /* disabled */  	txx9_physmap_flash_init(ch, start, size, &pdata);  } diff --git a/arch/mips/txx9/generic/setup_tx4939.c b/arch/mips/txx9/generic/setup_tx4939.c index 5ff7a9584da..729a5099178 100644 --- a/arch/mips/txx9/generic/setup_tx4939.c +++ b/arch/mips/txx9/generic/setup_tx4939.c @@ -301,7 +301,7 @@ void __init tx4939_sio_init(unsigned int sclk, unsigned int cts_mask)  	unsigned int ch_mask = 0;  	__u64 pcfg = __raw_readq(&tx4939_ccfgptr->pcfg); -	cts_mask |= ~1;	/* only SIO0 have RTS/CTS */ +	cts_mask |= ~1; /* only SIO0 have RTS/CTS */  	if ((pcfg & TX4939_PCFG_SIO2MODE_MASK) != TX4939_PCFG_SIO2MODE_SIO0)  		cts_mask |= 1 << 0; /* disable SIO0 RTS/CTS by PCFG setting */  	if ((pcfg & TX4939_PCFG_SIO2MODE_MASK) != TX4939_PCFG_SIO2MODE_SIO2) @@ -378,7 +378,7 @@ void __init tx4939_mtd_init(int ch)  	unsigned long size = txx9_ce_res[ch].end - start + 1;  	if (!(TX4939_EBUSC_CR(ch) & 0x8)) -		return;	/* disabled */ +		return; /* disabled */  	txx9_physmap_flash_init(ch, start, size, &pdata);  } diff --git a/arch/mips/txx9/generic/smsc_fdc37m81x.c b/arch/mips/txx9/generic/smsc_fdc37m81x.c index 8ebc3848f3a..f98baa6263d 100644 --- a/arch/mips/txx9/generic/smsc_fdc37m81x.c +++ b/arch/mips/txx9/generic/smsc_fdc37m81x.c @@ -18,40 +18,40 @@  /* Common Registers */  #define SMSC_FDC37M81X_CONFIG_INDEX  0x00  #define SMSC_FDC37M81X_CONFIG_DATA   0x01 -#define SMSC_FDC37M81X_CONF          0x02 -#define SMSC_FDC37M81X_INDEX         0x03 -#define SMSC_FDC37M81X_DNUM          0x07 -#define SMSC_FDC37M81X_DID           0x20 -#define SMSC_FDC37M81X_DREV          0x21 -#define SMSC_FDC37M81X_PCNT          0x22 -#define SMSC_FDC37M81X_PMGT          0x23 -#define SMSC_FDC37M81X_OSC           0x24 -#define SMSC_FDC37M81X_CONFPA0       0x26 -#define SMSC_FDC37M81X_CONFPA1       0x27 -#define SMSC_FDC37M81X_TEST4         0x2B -#define SMSC_FDC37M81X_TEST5         0x2C -#define SMSC_FDC37M81X_TEST1         0x2D -#define SMSC_FDC37M81X_TEST2         0x2E -#define SMSC_FDC37M81X_TEST3         0x2F +#define SMSC_FDC37M81X_CONF	     0x02 +#define SMSC_FDC37M81X_INDEX	     0x03 +#define SMSC_FDC37M81X_DNUM	     0x07 +#define SMSC_FDC37M81X_DID	     0x20 +#define SMSC_FDC37M81X_DREV	     0x21 +#define SMSC_FDC37M81X_PCNT	     0x22 +#define SMSC_FDC37M81X_PMGT	     0x23 +#define SMSC_FDC37M81X_OSC	     0x24 +#define SMSC_FDC37M81X_CONFPA0	     0x26 +#define SMSC_FDC37M81X_CONFPA1	     0x27 +#define SMSC_FDC37M81X_TEST4	     0x2B +#define SMSC_FDC37M81X_TEST5	     0x2C +#define SMSC_FDC37M81X_TEST1	     0x2D +#define SMSC_FDC37M81X_TEST2	     0x2E +#define SMSC_FDC37M81X_TEST3	     0x2F  /* Logical device numbers */ -#define SMSC_FDC37M81X_FDD           0x00 -#define SMSC_FDC37M81X_SERIAL1       0x04 -#define SMSC_FDC37M81X_SERIAL2       0x05 -#define SMSC_FDC37M81X_KBD           0x07 +#define SMSC_FDC37M81X_FDD	     0x00 +#define SMSC_FDC37M81X_SERIAL1	     0x04 +#define SMSC_FDC37M81X_SERIAL2	     0x05 +#define SMSC_FDC37M81X_KBD	     0x07  /* Logical device Config Registers */ -#define SMSC_FDC37M81X_ACTIVE        0x30 +#define SMSC_FDC37M81X_ACTIVE	     0x30  #define SMSC_FDC37M81X_BASEADDR0     0x60  #define SMSC_FDC37M81X_BASEADDR1     0x61 -#define SMSC_FDC37M81X_INT           0x70 -#define SMSC_FDC37M81X_INT2          0x72 -#define SMSC_FDC37M81X_MODE          0xF0 +#define SMSC_FDC37M81X_INT	     0x70 +#define SMSC_FDC37M81X_INT2	     0x72 +#define SMSC_FDC37M81X_MODE	     0xF0  /* Chip Config Values */  #define SMSC_FDC37M81X_CONFIG_ENTER  0x55  #define SMSC_FDC37M81X_CONFIG_EXIT   0xaa -#define SMSC_FDC37M81X_CHIP_ID       0x4d +#define SMSC_FDC37M81X_CHIP_ID	     0x4d  static unsigned long g_smsc_fdc37m81x_base;  |