diff options
Diffstat (limited to 'arch/arm/mach-vt8500/include')
| -rw-r--r-- | arch/arm/mach-vt8500/include/mach/restart.h | 4 | ||||
| -rw-r--r-- | arch/arm/mach-vt8500/include/mach/vt8500_irqs.h | 88 | ||||
| -rw-r--r-- | arch/arm/mach-vt8500/include/mach/vt8500_regs.h | 79 | ||||
| -rw-r--r-- | arch/arm/mach-vt8500/include/mach/wm8505_irqs.h | 115 | ||||
| -rw-r--r-- | arch/arm/mach-vt8500/include/mach/wm8505_regs.h | 78 | 
5 files changed, 2 insertions, 362 deletions
diff --git a/arch/arm/mach-vt8500/include/mach/restart.h b/arch/arm/mach-vt8500/include/mach/restart.h index 89f9b787d2a..738979518ac 100644 --- a/arch/arm/mach-vt8500/include/mach/restart.h +++ b/arch/arm/mach-vt8500/include/mach/restart.h @@ -13,5 +13,5 @@   *   */ -void wmt_setup_restart(void); -void wmt_restart(char mode, const char *cmd); +void vt8500_setup_restart(void); +void vt8500_restart(char mode, const char *cmd); diff --git a/arch/arm/mach-vt8500/include/mach/vt8500_irqs.h b/arch/arm/mach-vt8500/include/mach/vt8500_irqs.h deleted file mode 100644 index ecfee912471..00000000000 --- a/arch/arm/mach-vt8500/include/mach/vt8500_irqs.h +++ /dev/null @@ -1,88 +0,0 @@ -/* - *  arch/arm/mach-vt8500/include/mach/vt8500_irqs.h - * - *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - */ - -/* VT8500 Interrupt Sources */ - -#define IRQ_JPEGENC	0	/* JPEG Encoder */ -#define IRQ_JPEGDEC	1	/* JPEG Decoder */ -				/* Reserved */ -#define IRQ_PATA	3	/* PATA Controller */ -				/* Reserved */ -#define IRQ_DMA		5	/* DMA Controller */ -#define IRQ_EXT0	6	/* External Interrupt 0 */ -#define IRQ_EXT1	7	/* External Interrupt 1 */ -#define IRQ_GE		8	/* Graphic Engine */ -#define IRQ_GOV		9	/* Graphic Overlay Engine */ -#define IRQ_ETHER	10	/* Ethernet MAC */ -#define IRQ_MPEGTS	11	/* Transport Stream Interface */ -#define IRQ_LCDC	12	/* LCD Controller */ -#define IRQ_EXT2	13	/* External Interrupt 2 */ -#define IRQ_EXT3	14	/* External Interrupt 3 */ -#define IRQ_EXT4	15	/* External Interrupt 4 */ -#define IRQ_CIPHER	16	/* Cipher */ -#define IRQ_VPP		17	/* Video Post-Processor */ -#define IRQ_I2C1	18	/* I2C 1 */ -#define IRQ_I2C0	19	/* I2C 0 */ -#define IRQ_SDMMC	20	/* SD/MMC Controller */ -#define IRQ_SDMMC_DMA	21	/* SD/MMC Controller DMA */ -#define IRQ_PMC_WU	22	/* Power Management Controller Wakeup */ -				/* Reserved */ -#define IRQ_SPI0	24	/* SPI 0 */ -#define IRQ_SPI1	25	/* SPI 1 */ -#define IRQ_SPI2	26	/* SPI 2 */ -#define IRQ_LCDDF	27	/* LCD Data Formatter */ -#define IRQ_NAND	28	/* NAND Flash Controller */ -#define IRQ_NAND_DMA	29	/* NAND Flash Controller DMA */ -#define IRQ_MS		30	/* MemoryStick Controller */ -#define IRQ_MS_DMA	31	/* MemoryStick Controller DMA */ -#define IRQ_UART0	32	/* UART 0 */ -#define IRQ_UART1	33	/* UART 1 */ -#define IRQ_I2S		34	/* I2S */ -#define IRQ_PCM		35	/* PCM */ -#define IRQ_PMCOS0	36	/* PMC OS Timer 0 */ -#define IRQ_PMCOS1	37	/* PMC OS Timer 1 */ -#define IRQ_PMCOS2	38	/* PMC OS Timer 2 */ -#define IRQ_PMCOS3	39	/* PMC OS Timer 3 */ -#define IRQ_VPU		40	/* Video Processing Unit */ -#define IRQ_VID		41	/* Video Digital Input Interface */ -#define IRQ_AC97	42	/* AC97 Interface */ -#define IRQ_EHCI	43	/* USB */ -#define IRQ_NOR		44	/* NOR Flash Controller */ -#define IRQ_PS2MOUSE	45	/* PS/2 Mouse */ -#define IRQ_PS2KBD	46	/* PS/2 Keyboard */ -#define IRQ_UART2	47	/* UART 2 */ -#define IRQ_RTC		48	/* RTC Interrupt */ -#define IRQ_RTCSM	49	/* RTC Second/Minute Update Interrupt */ -#define IRQ_UART3	50	/* UART 3 */ -#define IRQ_ADC		51	/* ADC */ -#define IRQ_EXT5	52	/* External Interrupt 5 */ -#define IRQ_EXT6	53	/* External Interrupt 6 */ -#define IRQ_EXT7	54	/* External Interrupt 7 */ -#define IRQ_CIR		55	/* CIR */ -#define IRQ_DMA0	56	/* DMA Channel 0 */ -#define IRQ_DMA1	57	/* DMA Channel 1 */ -#define IRQ_DMA2	58	/* DMA Channel 2 */ -#define IRQ_DMA3	59	/* DMA Channel 3 */ -#define IRQ_DMA4	60	/* DMA Channel 4 */ -#define IRQ_DMA5	61	/* DMA Channel 5 */ -#define IRQ_DMA6	62	/* DMA Channel 6 */ -#define IRQ_DMA7	63	/* DMA Channel 7 */ - -#define VT8500_NR_IRQS		64 diff --git a/arch/arm/mach-vt8500/include/mach/vt8500_regs.h b/arch/arm/mach-vt8500/include/mach/vt8500_regs.h deleted file mode 100644 index 29c63ecb238..00000000000 --- a/arch/arm/mach-vt8500/include/mach/vt8500_regs.h +++ /dev/null @@ -1,79 +0,0 @@ -/* - *  arch/arm/mach-vt8500/include/mach/vt8500_regs.h - * - *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - */ -#ifndef __ASM_ARM_ARCH_VT8500_REGS_H -#define __ASM_ARM_ARCH_VT8500_REGS_H - -/* VT8500 Registers Map */ - -#define VT8500_REGS_START_PHYS	0xd8000000	/* Start of MMIO registers */ -#define VT8500_REGS_START_VIRT	0xf8000000	/* Virtual mapping start */ - -#define VT8500_DDR_BASE		0xd8000000	/* 1k	DDR/DDR2 Memory -							Controller */ -#define VT8500_DMA_BASE		0xd8001000	/* 1k	DMA Controller */ -#define VT8500_SFLASH_BASE	0xd8002000	/* 1k	Serial Flash Memory -							Controller */ -#define VT8500_ETHER_BASE	0xd8004000	/* 1k	Ethernet MAC 0 */ -#define VT8500_CIPHER_BASE	0xd8006000	/* 4k	Cipher */ -#define VT8500_USB_BASE		0xd8007800	/* 2k	USB OTG */ -# define VT8500_EHCI_BASE	0xd8007900	/*	EHCI */ -# define VT8500_UHCI_BASE	0xd8007b01	/*	UHCI */ -#define VT8500_PATA_BASE	0xd8008000	/* 512	PATA */ -#define VT8500_PS2_BASE		0xd8008800	/* 1k	PS/2 */ -#define VT8500_NAND_BASE	0xd8009000	/* 1k	NAND Controller */ -#define VT8500_NOR_BASE		0xd8009400	/* 1k	NOR Controller */ -#define VT8500_SDMMC_BASE	0xd800a000	/* 1k	SD/MMC Controller */ -#define VT8500_MS_BASE		0xd800b000	/* 1k	MS/MSPRO Controller */ -#define VT8500_LCDC_BASE	0xd800e400	/* 1k	LCD Controller */ -#define VT8500_VPU_BASE		0xd8050000	/* 256	VPU */ -#define VT8500_GOV_BASE		0xd8050300	/* 256	GOV */ -#define VT8500_GEGEA_BASE	0xd8050400	/* 768	GE/GE Alpha Mixing */ -#define VT8500_LCDF_BASE	0xd8050900	/* 256	LCD Formatter */ -#define VT8500_VID_BASE		0xd8050a00	/* 256	VID */ -#define VT8500_VPP_BASE		0xd8050b00	/* 256	VPP */ -#define VT8500_TSBK_BASE	0xd80f4000	/* 4k	TSBK */ -#define VT8500_JPEGDEC_BASE	0xd80fe000	/* 4k	JPEG Decoder */ -#define VT8500_JPEGENC_BASE	0xd80ff000	/* 4k	JPEG Encoder */ -#define VT8500_RTC_BASE		0xd8100000	/* 64k	RTC */ -#define VT8500_GPIO_BASE	0xd8110000	/* 64k	GPIO Configuration */ -#define VT8500_SCC_BASE		0xd8120000	/* 64k	System Configuration*/ -#define VT8500_PMC_BASE		0xd8130000	/* 64k	PMC Configuration */ -#define VT8500_IC_BASE		0xd8140000	/* 64k	Interrupt Controller*/ -#define VT8500_UART0_BASE	0xd8200000	/* 64k	UART 0 */ -#define VT8500_UART2_BASE	0xd8210000	/* 64k	UART 2 */ -#define VT8500_PWM_BASE		0xd8220000	/* 64k	PWM Configuration */ -#define VT8500_SPI0_BASE	0xd8240000	/* 64k	SPI 0 */ -#define VT8500_SPI1_BASE	0xd8250000	/* 64k	SPI 1 */ -#define VT8500_CIR_BASE		0xd8270000	/* 64k	CIR */ -#define VT8500_I2C0_BASE	0xd8280000	/* 64k	I2C 0 */ -#define VT8500_AC97_BASE	0xd8290000	/* 64k	AC97 */ -#define VT8500_SPI2_BASE	0xd82a0000	/* 64k	SPI 2 */ -#define VT8500_UART1_BASE	0xd82b0000	/* 64k	UART 1 */ -#define VT8500_UART3_BASE	0xd82c0000	/* 64k	UART 3 */ -#define VT8500_PCM_BASE		0xd82d0000	/* 64k	PCM */ -#define VT8500_I2C1_BASE	0xd8320000	/* 64k	I2C 1 */ -#define VT8500_I2S_BASE		0xd8330000	/* 64k	I2S */ -#define VT8500_ADC_BASE		0xd8340000	/* 64k	ADC */ - -#define VT8500_REGS_END_PHYS	0xd834ffff	/* End of MMIO registers */ -#define VT8500_REGS_LENGTH	(VT8500_REGS_END_PHYS \ -				- VT8500_REGS_START_PHYS + 1) - -#endif diff --git a/arch/arm/mach-vt8500/include/mach/wm8505_irqs.h b/arch/arm/mach-vt8500/include/mach/wm8505_irqs.h deleted file mode 100644 index 6128627ac75..00000000000 --- a/arch/arm/mach-vt8500/include/mach/wm8505_irqs.h +++ /dev/null @@ -1,115 +0,0 @@ -/* - *  arch/arm/mach-vt8500/include/mach/wm8505_irqs.h - * - *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - */ - -/* WM8505 Interrupt Sources */ - -#define IRQ_UHCI	0	/* UHC FS (UHCI?) */ -#define IRQ_EHCI	1	/* UHC HS */ -#define IRQ_UDCDMA	2	/* UDC DMA */ -				/* Reserved */ -#define IRQ_PS2MOUSE	4	/* PS/2 Mouse */ -#define IRQ_UDC		5	/* UDC */ -#define IRQ_EXT0	6	/* External Interrupt 0 */ -#define IRQ_EXT1	7	/* External Interrupt 1 */ -#define IRQ_KEYPAD	8	/* Keypad */ -#define IRQ_DMA		9	/* DMA Controller */ -#define IRQ_ETHER	10	/* Ethernet MAC */ -				/* Reserved */ -				/* Reserved */ -#define IRQ_EXT2	13	/* External Interrupt 2 */ -#define IRQ_EXT3	14	/* External Interrupt 3 */ -#define IRQ_EXT4	15	/* External Interrupt 4 */ -#define IRQ_APB		16	/* APB Bridge */ -#define IRQ_DMA0	17	/* DMA Channel 0 */ -#define IRQ_I2C1	18	/* I2C 1 */ -#define IRQ_I2C0	19	/* I2C 0 */ -#define IRQ_SDMMC	20	/* SD/MMC Controller */ -#define IRQ_SDMMC_DMA	21	/* SD/MMC Controller DMA */ -#define IRQ_PMC_WU	22	/* Power Management Controller Wakeup */ -#define IRQ_PS2KBD	23	/* PS/2 Keyboard */ -#define IRQ_SPI0	24	/* SPI 0 */ -#define IRQ_SPI1	25	/* SPI 1 */ -#define IRQ_SPI2	26	/* SPI 2 */ -#define IRQ_DMA1	27	/* DMA Channel 1 */ -#define IRQ_NAND	28	/* NAND Flash Controller */ -#define IRQ_NAND_DMA	29	/* NAND Flash Controller DMA */ -#define IRQ_UART5	30	/* UART 5 */ -#define IRQ_UART4	31	/* UART 4 */ -#define IRQ_UART0	32	/* UART 0 */ -#define IRQ_UART1	33	/* UART 1 */ -#define IRQ_DMA2	34	/* DMA Channel 2 */ -#define IRQ_I2S		35	/* I2S */ -#define IRQ_PMCOS0	36	/* PMC OS Timer 0 */ -#define IRQ_PMCOS1	37	/* PMC OS Timer 1 */ -#define IRQ_PMCOS2	38	/* PMC OS Timer 2 */ -#define IRQ_PMCOS3	39	/* PMC OS Timer 3 */ -#define IRQ_DMA3	40	/* DMA Channel 3 */ -#define IRQ_DMA4	41	/* DMA Channel 4 */ -#define IRQ_AC97	42	/* AC97 Interface */ -				/* Reserved */ -#define IRQ_NOR		44	/* NOR Flash Controller */ -#define IRQ_DMA5	45	/* DMA Channel 5 */ -#define IRQ_DMA6	46	/* DMA Channel 6 */ -#define IRQ_UART2	47	/* UART 2 */ -#define IRQ_RTC		48	/* RTC Interrupt */ -#define IRQ_RTCSM	49	/* RTC Second/Minute Update Interrupt */ -#define IRQ_UART3	50	/* UART 3 */ -#define IRQ_DMA7	51	/* DMA Channel 7 */ -#define IRQ_EXT5	52	/* External Interrupt 5 */ -#define IRQ_EXT6	53	/* External Interrupt 6 */ -#define IRQ_EXT7	54	/* External Interrupt 7 */ -#define IRQ_CIR		55	/* CIR */ -#define IRQ_SIC0	56	/* SIC IRQ0 */ -#define IRQ_SIC1	57	/* SIC IRQ1 */ -#define IRQ_SIC2	58	/* SIC IRQ2 */ -#define IRQ_SIC3	59	/* SIC IRQ3 */ -#define IRQ_SIC4	60	/* SIC IRQ4 */ -#define IRQ_SIC5	61	/* SIC IRQ5 */ -#define IRQ_SIC6	62	/* SIC IRQ6 */ -#define IRQ_SIC7	63	/* SIC IRQ7 */ -				/* Reserved */ -#define IRQ_JPEGDEC	65	/* JPEG Decoder */ -#define IRQ_SAE		66	/* SAE (?) */ -				/* Reserved */ -#define IRQ_VPU		79	/* Video Processing Unit */ -#define IRQ_VPP		80	/* Video Post-Processor */ -#define IRQ_VID		81	/* Video Digital Input Interface */ -#define IRQ_SPU		82	/* SPU (?) */ -#define IRQ_PIP		83	/* PIP Error */ -#define IRQ_GE		84	/* Graphic Engine */ -#define IRQ_GOV		85	/* Graphic Overlay Engine */ -#define IRQ_DVO		86	/* Digital Video Output */ -				/* Reserved */ -#define IRQ_DMA8	92	/* DMA Channel 8 */ -#define IRQ_DMA9	93	/* DMA Channel 9 */ -#define IRQ_DMA10	94	/* DMA Channel 10 */ -#define IRQ_DMA11	95	/* DMA Channel 11 */ -#define IRQ_DMA12	96	/* DMA Channel 12 */ -#define IRQ_DMA13	97	/* DMA Channel 13 */ -#define IRQ_DMA14	98	/* DMA Channel 14 */ -#define IRQ_DMA15	99	/* DMA Channel 15 */ -				/* Reserved */ -#define IRQ_GOVW	111	/* GOVW (?) */ -#define IRQ_GOVRSDSCD	112	/* GOVR SDSCD (?) */ -#define IRQ_GOVRSDMIF	113	/* GOVR SDMIF (?) */ -#define IRQ_GOVRHDSCD	114	/* GOVR HDSCD (?) */ -#define IRQ_GOVRHDMIF	115	/* GOVR HDMIF (?) */ - -#define WM8505_NR_IRQS		116 diff --git a/arch/arm/mach-vt8500/include/mach/wm8505_regs.h b/arch/arm/mach-vt8500/include/mach/wm8505_regs.h deleted file mode 100644 index df1550941ef..00000000000 --- a/arch/arm/mach-vt8500/include/mach/wm8505_regs.h +++ /dev/null @@ -1,78 +0,0 @@ -/* - *  arch/arm/mach-vt8500/include/mach/wm8505_regs.h - * - *  Copyright (C) 2010 Alexey Charkov <alchark@gmail.com> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - */ -#ifndef __ASM_ARM_ARCH_WM8505_REGS_H -#define __ASM_ARM_ARCH_WM8505_REGS_H - -/* WM8505 Registers Map */ - -#define WM8505_REGS_START_PHYS	0xd8000000	/* Start of MMIO registers */ -#define WM8505_REGS_START_VIRT	0xf8000000	/* Virtual mapping start */ - -#define WM8505_DDR_BASE		0xd8000400	/* 1k	DDR/DDR2 Memory -							Controller */ -#define WM8505_DMA_BASE		0xd8001800	/* 1k	DMA Controller */ -#define WM8505_VDMA_BASE	0xd8001c00	/* 1k	VDMA */ -#define WM8505_SFLASH_BASE	0xd8002000	/* 1k	Serial Flash Memory -							Controller */ -#define WM8505_ETHER_BASE	0xd8004000	/* 1k	Ethernet MAC 0 */ -#define WM8505_CIPHER_BASE	0xd8006000	/* 4k	Cipher */ -#define WM8505_USB_BASE		0xd8007000	/* 2k	USB 2.0 Host */ -# define WM8505_EHCI_BASE	0xd8007100	/*	EHCI */ -# define WM8505_UHCI_BASE	0xd8007301	/*	UHCI */ -#define WM8505_PS2_BASE		0xd8008800	/* 1k	PS/2 */ -#define WM8505_NAND_BASE	0xd8009000	/* 1k	NAND Controller */ -#define WM8505_NOR_BASE		0xd8009400	/* 1k	NOR Controller */ -#define WM8505_SDMMC_BASE	0xd800a000	/* 1k	SD/MMC Controller */ -#define WM8505_VPU_BASE		0xd8050000	/* 256	VPU */ -#define WM8505_GOV_BASE		0xd8050300	/* 256	GOV */ -#define WM8505_GEGEA_BASE	0xd8050400	/* 768	GE/GE Alpha Mixing */ -#define WM8505_GOVR_BASE	0xd8050800	/* 512	GOVR (frambuffer) */ -#define WM8505_VID_BASE		0xd8050a00	/* 256	VID */ -#define WM8505_SCL_BASE		0xd8050d00	/* 256	SCL */ -#define WM8505_VPP_BASE		0xd8050f00	/* 256	VPP */ -#define WM8505_JPEGDEC_BASE	0xd80fe000	/* 4k	JPEG Decoder */ -#define WM8505_RTC_BASE		0xd8100000	/* 64k	RTC */ -#define WM8505_GPIO_BASE	0xd8110000	/* 64k	GPIO Configuration */ -#define WM8505_SCC_BASE		0xd8120000	/* 64k	System Configuration*/ -#define WM8505_PMC_BASE		0xd8130000	/* 64k	PMC Configuration */ -#define WM8505_IC_BASE		0xd8140000	/* 64k	Interrupt Controller*/ -#define WM8505_SIC_BASE		0xd8150000	/* 64k	Secondary IC */ -#define WM8505_UART0_BASE	0xd8200000	/* 64k	UART 0 */ -#define WM8505_UART2_BASE	0xd8210000	/* 64k	UART 2 */ -#define WM8505_PWM_BASE		0xd8220000	/* 64k	PWM Configuration */ -#define WM8505_SPI0_BASE	0xd8240000	/* 64k	SPI 0 */ -#define WM8505_SPI1_BASE	0xd8250000	/* 64k	SPI 1 */ -#define WM8505_KEYPAD_BASE	0xd8260000	/* 64k	Keypad control */ -#define WM8505_CIR_BASE		0xd8270000	/* 64k	CIR */ -#define WM8505_I2C0_BASE	0xd8280000	/* 64k	I2C 0 */ -#define WM8505_AC97_BASE	0xd8290000	/* 64k	AC97 */ -#define WM8505_SPI2_BASE	0xd82a0000	/* 64k	SPI 2 */ -#define WM8505_UART1_BASE	0xd82b0000	/* 64k	UART 1 */ -#define WM8505_UART3_BASE	0xd82c0000	/* 64k	UART 3 */ -#define WM8505_I2C1_BASE	0xd8320000	/* 64k	I2C 1 */ -#define WM8505_I2S_BASE		0xd8330000	/* 64k	I2S */ -#define WM8505_UART4_BASE	0xd8370000	/* 64k	UART 4 */ -#define WM8505_UART5_BASE	0xd8380000	/* 64k	UART 5 */ - -#define WM8505_REGS_END_PHYS	0xd838ffff	/* End of MMIO registers */ -#define WM8505_REGS_LENGTH	(WM8505_REGS_END_PHYS \ -				- WM8505_REGS_START_PHYS + 1) - -#endif  |