diff options
Diffstat (limited to 'arch/arm/boot/dts/omap5.dtsi')
| -rw-r--r-- | arch/arm/boot/dts/omap5.dtsi | 178 | 
1 files changed, 169 insertions, 9 deletions
diff --git a/arch/arm/boot/dts/omap5.dtsi b/arch/arm/boot/dts/omap5.dtsi index 42c78beb4fd..790bb2a4b34 100644 --- a/arch/arm/boot/dts/omap5.dtsi +++ b/arch/arm/boot/dts/omap5.dtsi @@ -77,6 +77,12 @@  		ranges;  		ti,hwmods = "l3_main_1", "l3_main_2", "l3_main_3"; +		counter32k: counter@4ae04000 { +			compatible = "ti,omap-counter32k"; +			reg = <0x4ae04000 0x40>; +			ti,hwmods = "counter_32k"; +		}; +  		omap5_pmx_core: pinmux@4a002840 {  			compatible = "ti,omap4-padconf", "pinctrl-single";  			reg = <0x4a002840 0x01b6>; @@ -104,6 +110,8 @@  		gpio1: gpio@4ae10000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x4ae10000 0x200>; +			interrupts = <0 29 0x4>;  			ti,hwmods = "gpio1";  			gpio-controller;  			#gpio-cells = <2>; @@ -113,6 +121,8 @@  		gpio2: gpio@48055000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x48055000 0x200>; +			interrupts = <0 30 0x4>;  			ti,hwmods = "gpio2";  			gpio-controller;  			#gpio-cells = <2>; @@ -122,6 +132,8 @@  		gpio3: gpio@48057000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x48057000 0x200>; +			interrupts = <0 31 0x4>;  			ti,hwmods = "gpio3";  			gpio-controller;  			#gpio-cells = <2>; @@ -131,6 +143,8 @@  		gpio4: gpio@48059000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x48059000 0x200>; +			interrupts = <0 32 0x4>;  			ti,hwmods = "gpio4";  			gpio-controller;  			#gpio-cells = <2>; @@ -140,6 +154,8 @@  		gpio5: gpio@4805b000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x4805b000 0x200>; +			interrupts = <0 33 0x4>;  			ti,hwmods = "gpio5";  			gpio-controller;  			#gpio-cells = <2>; @@ -149,6 +165,8 @@  		gpio6: gpio@4805d000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x4805d000 0x200>; +			interrupts = <0 34 0x4>;  			ti,hwmods = "gpio6";  			gpio-controller;  			#gpio-cells = <2>; @@ -158,6 +176,8 @@  		gpio7: gpio@48051000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x48051000 0x200>; +			interrupts = <0 35 0x4>;  			ti,hwmods = "gpio7";  			gpio-controller;  			#gpio-cells = <2>; @@ -167,6 +187,8 @@  		gpio8: gpio@48053000 {  			compatible = "ti,omap4-gpio"; +			reg = <0x48053000 0x200>; +			interrupts = <0 121 0x4>;  			ti,hwmods = "gpio8";  			gpio-controller;  			#gpio-cells = <2>; @@ -176,6 +198,8 @@  		i2c1: i2c@48070000 {  			compatible = "ti,omap4-i2c"; +			reg = <0x48070000 0x100>; +			interrupts = <0 56 0x4>;  			#address-cells = <1>;  			#size-cells = <0>;  			ti,hwmods = "i2c1"; @@ -183,6 +207,8 @@  		i2c2: i2c@48072000 {  			compatible = "ti,omap4-i2c"; +			reg = <0x48072000 0x100>; +			interrupts = <0 57 0x4>;  			#address-cells = <1>;  			#size-cells = <0>;  			ti,hwmods = "i2c2"; @@ -190,20 +216,26 @@  		i2c3: i2c@48060000 {  			compatible = "ti,omap4-i2c"; +			reg = <0x48060000 0x100>; +			interrupts = <0 61 0x4>;  			#address-cells = <1>;  			#size-cells = <0>;  			ti,hwmods = "i2c3";  		}; -		i2c4: i2c@4807A000 { +		i2c4: i2c@4807a000 {  			compatible = "ti,omap4-i2c"; +			reg = <0x4807a000 0x100>; +			interrupts = <0 62 0x4>;  			#address-cells = <1>;  			#size-cells = <0>;  			ti,hwmods = "i2c4";  		}; -		i2c5: i2c@4807C000 { +		i2c5: i2c@4807c000 {  			compatible = "ti,omap4-i2c"; +			reg = <0x4807c000 0x100>; +			interrupts = <0 60 0x4>;  			#address-cells = <1>;  			#size-cells = <0>;  			ti,hwmods = "i2c5"; @@ -211,42 +243,56 @@  		uart1: serial@4806a000 {  			compatible = "ti,omap4-uart"; +			reg = <0x4806a000 0x100>; +			interrupts = <0 72 0x4>;  			ti,hwmods = "uart1";  			clock-frequency = <48000000>;  		};  		uart2: serial@4806c000 {  			compatible = "ti,omap4-uart"; +			reg = <0x4806c000 0x100>; +			interrupts = <0 73 0x4>;  			ti,hwmods = "uart2";  			clock-frequency = <48000000>;  		};  		uart3: serial@48020000 {  			compatible = "ti,omap4-uart"; +			reg = <0x48020000 0x100>; +			interrupts = <0 74 0x4>;  			ti,hwmods = "uart3";  			clock-frequency = <48000000>;  		};  		uart4: serial@4806e000 {  			compatible = "ti,omap4-uart"; +			reg = <0x4806e000 0x100>; +			interrupts = <0 70 0x4>;  			ti,hwmods = "uart4";  			clock-frequency = <48000000>;  		};  		uart5: serial@48066000 { -			compatible = "ti,omap5-uart"; +			compatible = "ti,omap4-uart"; +			reg = <0x48066000 0x100>; +			interrupts = <0 105 0x4>;  			ti,hwmods = "uart5";  			clock-frequency = <48000000>;  		};  		uart6: serial@48068000 { -			compatible = "ti,omap6-uart"; +			compatible = "ti,omap4-uart"; +			reg = <0x48068000 0x100>; +			interrupts = <0 106 0x4>;  			ti,hwmods = "uart6";  			clock-frequency = <48000000>;  		};  		mmc1: mmc@4809c000 {  			compatible = "ti,omap4-hsmmc"; +			reg = <0x4809c000 0x400>; +			interrupts = <0 83 0x4>;  			ti,hwmods = "mmc1";  			ti,dual-volt;  			ti,needs-special-reset; @@ -254,24 +300,32 @@  		mmc2: mmc@480b4000 {  			compatible = "ti,omap4-hsmmc"; +			reg = <0x480b4000 0x400>; +			interrupts = <0 86 0x4>;  			ti,hwmods = "mmc2";  			ti,needs-special-reset;  		};  		mmc3: mmc@480ad000 {  			compatible = "ti,omap4-hsmmc"; +			reg = <0x480ad000 0x400>; +			interrupts = <0 94 0x4>;  			ti,hwmods = "mmc3";  			ti,needs-special-reset;  		};  		mmc4: mmc@480d1000 {  			compatible = "ti,omap4-hsmmc"; +			reg = <0x480d1000 0x400>; +			interrupts = <0 96 0x4>;  			ti,hwmods = "mmc4";  			ti,needs-special-reset;  		};  		mmc5: mmc@480d5000 {  			compatible = "ti,omap4-hsmmc"; +			reg = <0x480d5000 0x400>; +			interrupts = <0 59 0x4>;  			ti,hwmods = "mmc5";  			ti,needs-special-reset;  		}; @@ -287,7 +341,6 @@  			      <0x49032000 0x7f>; /* L3 Interconnect */  			reg-names = "mpu", "dma";  			interrupts = <0 112 0x4>; -			interrupt-parent = <&gic>;  			ti,hwmods = "mcpdm";  		}; @@ -297,7 +350,6 @@  			      <0x4902e000 0x7f>; /* L3 Interconnect */  			reg-names = "mpu", "dma";  			interrupts = <0 114 0x4>; -			interrupt-parent = <&gic>;  			ti,hwmods = "dmic";  		}; @@ -308,7 +360,6 @@  			reg-names = "mpu", "dma";  			interrupts = <0 17 0x4>;  			interrupt-names = "common"; -			interrupt-parent = <&gic>;  			ti,buffer-size = <128>;  			ti,hwmods = "mcbsp1";  		}; @@ -320,7 +371,6 @@  			reg-names = "mpu", "dma";  			interrupts = <0 22 0x4>;  			interrupt-names = "common"; -			interrupt-parent = <&gic>;  			ti,buffer-size = <128>;  			ti,hwmods = "mcbsp2";  		}; @@ -332,9 +382,119 @@  			reg-names = "mpu", "dma";  			interrupts = <0 23 0x4>;  			interrupt-names = "common"; -			interrupt-parent = <&gic>;  			ti,buffer-size = <128>;  			ti,hwmods = "mcbsp3";  		}; + +		timer1: timer@4ae18000 { +			compatible = "ti,omap2-timer"; +			reg = <0x4ae18000 0x80>; +			interrupts = <0 37 0x4>; +			ti,hwmods = "timer1"; +			ti,timer-alwon; +		}; + +		timer2: timer@48032000 { +			compatible = "ti,omap2-timer"; +			reg = <0x48032000 0x80>; +			interrupts = <0 38 0x4>; +			ti,hwmods = "timer2"; +		}; + +		timer3: timer@48034000 { +			compatible = "ti,omap2-timer"; +			reg = <0x48034000 0x80>; +			interrupts = <0 39 0x4>; +			ti,hwmods = "timer3"; +		}; + +		timer4: timer@48036000 { +			compatible = "ti,omap2-timer"; +			reg = <0x48036000 0x80>; +			interrupts = <0 40 0x4>; +			ti,hwmods = "timer4"; +		}; + +		timer5: timer@40138000 { +			compatible = "ti,omap2-timer"; +			reg = <0x40138000 0x80>, +			      <0x49038000 0x80>; +			interrupts = <0 41 0x4>; +			ti,hwmods = "timer5"; +			ti,timer-dsp; +		}; + +		timer6: timer@4013a000 { +			compatible = "ti,omap2-timer"; +			reg = <0x4013a000 0x80>, +			      <0x4903a000 0x80>; +			interrupts = <0 42 0x4>; +			ti,hwmods = "timer6"; +			ti,timer-dsp; +			ti,timer-pwm; +		}; + +		timer7: timer@4013c000 { +			compatible = "ti,omap2-timer"; +			reg = <0x4013c000 0x80>, +			      <0x4903c000 0x80>; +			interrupts = <0 43 0x4>; +			ti,hwmods = "timer7"; +			ti,timer-dsp; +		}; + +		timer8: timer@4013e000 { +			compatible = "ti,omap2-timer"; +			reg = <0x4013e000 0x80>, +			      <0x4903e000 0x80>; +			interrupts = <0 44 0x4>; +			ti,hwmods = "timer8"; +			ti,timer-dsp; +			ti,timer-pwm; +		}; + +		timer9: timer@4803e000 { +			compatible = "ti,omap2-timer"; +			reg = <0x4803e000 0x80>; +			interrupts = <0 45 0x4>; +			ti,hwmods = "timer9"; +		}; + +		timer10: timer@48086000 { +			compatible = "ti,omap2-timer"; +			reg = <0x48086000 0x80>; +			interrupts = <0 46 0x4>; +			ti,hwmods = "timer10"; +		}; + +		timer11: timer@48088000 { +			compatible = "ti,omap2-timer"; +			reg = <0x48088000 0x80>; +			interrupts = <0 47 0x4>; +			ti,hwmods = "timer11"; +			ti,timer-pwm; +		}; + +		emif1: emif@0x4c000000 { +			compatible	= "ti,emif-4d5"; +			ti,hwmods	= "emif1"; +			phy-type	= <2>; /* DDR PHY type: Intelli PHY */ +			reg = <0x4c000000 0x400>; +			interrupts = <0 110 0x4>; +			hw-caps-read-idle-ctrl; +			hw-caps-ll-interface; +			hw-caps-temp-alert; +		}; + +		emif2: emif@0x4d000000 { +			compatible	= "ti,emif-4d5"; +			ti,hwmods	= "emif2"; +			phy-type	= <2>; /* DDR PHY type: Intelli PHY */ +			reg = <0x4d000000 0x400>; +			interrupts = <0 111 0x4>; +			hw-caps-read-idle-ctrl; +			hw-caps-ll-interface; +			hw-caps-temp-alert; +		};  	};  };  |