diff options
Diffstat (limited to 'arch/arm/boot/dts/imx51.dtsi')
| -rw-r--r-- | arch/arm/boot/dts/imx51.dtsi | 343 | 
1 files changed, 220 insertions, 123 deletions
diff --git a/arch/arm/boot/dts/imx51.dtsi b/arch/arm/boot/dts/imx51.dtsi index fcf035bf7c5..21bb786c5b3 100644 --- a/arch/arm/boot/dts/imx51.dtsi +++ b/arch/arm/boot/dts/imx51.dtsi @@ -10,7 +10,8 @@   * http://www.gnu.org/copyleft/gpl.html   */ -/include/ "skeleton.dtsi" +#include "skeleton.dtsi" +#include "imx51-pinfunc.h"  / {  	aliases { @@ -55,6 +56,24 @@  		};  	}; +	cpus { +		#address-cells = <1>; +		#size-cells = <0>; +		cpu@0 { +			device_type = "cpu"; +			compatible = "arm,cortex-a8"; +			reg = <0>; +			clock-latency = <61036>; /* two CLK32 periods */ +			clocks = <&clks 24>; +			clock-names = "cpu"; +			operating-points = < +				/* kHz  uV (No regulator support) */ +				160000  0 +				800000  0 +			>; +		}; +	}; +  	soc {  		#address-cells = <1>;  		#size-cells = <1>; @@ -67,6 +86,9 @@  			compatible = "fsl,imx51-ipu";  			reg = <0x40000000 0x20000000>;  			interrupts = <11 10>; +			clocks = <&clks 59>, <&clks 110>, <&clks 61>; +			clock-names = "bus", "di0", "di1"; +			resets = <&src 2>;  		};  		aips@70000000 { /* AIPS1 */ @@ -244,6 +266,14 @@  				status = "disabled";  			}; +			gpt: timer@73fa0000 { +				compatible = "fsl,imx51-gpt", "fsl,imx31-gpt"; +				reg = <0x73fa0000 0x4000>; +				interrupts = <39>; +				clocks = <&clks 36>, <&clks 41>; +				clock-names = "ipg", "per"; +			}; +  			iomuxc: iomuxc@73fa8000 {  				compatible = "fsl,imx51-iomuxc";  				reg = <0x73fa8000 0x4000>; @@ -251,10 +281,10 @@  				audmux {  					pinctrl_audmux_1: audmuxgrp-1 {  						fsl,pins = < -							384 0x80000000	/* MX51_PAD_AUD3_BB_TXD__AUD3_TXD */ -							386 0x80000000	/* MX51_PAD_AUD3_BB_RXD__AUD3_RXD */ -							389 0x80000000	/* MX51_PAD_AUD3_BB_CK__AUD3_TXC */ -							391 0x80000000	/* MX51_PAD_AUD3_BB_FS__AUD3_TXFS */ +							MX51_PAD_AUD3_BB_TXD__AUD3_TXD 0x80000000 +							MX51_PAD_AUD3_BB_RXD__AUD3_RXD 0x80000000 +							MX51_PAD_AUD3_BB_CK__AUD3_TXC  0x80000000 +							MX51_PAD_AUD3_BB_FS__AUD3_TXFS 0x80000000  						>;  					};  				}; @@ -262,46 +292,46 @@  				fec {  					pinctrl_fec_1: fecgrp-1 {  						fsl,pins = < -							128 0x80000000	/* MX51_PAD_EIM_EB2__FEC_MDIO */ -							134 0x80000000	/* MX51_PAD_EIM_EB3__FEC_RDATA1 */ -							146 0x80000000	/* MX51_PAD_EIM_CS2__FEC_RDATA2 */ -							152 0x80000000	/* MX51_PAD_EIM_CS3__FEC_RDATA3 */ -							158 0x80000000	/* MX51_PAD_EIM_CS4__FEC_RX_ER */ -							165 0x80000000	/* MX51_PAD_EIM_CS5__FEC_CRS */ -							206 0x80000000	/* MX51_PAD_NANDF_RB2__FEC_COL */ -							213 0x80000000	/* MX51_PAD_NANDF_RB3__FEC_RX_CLK */ -							293 0x80000000	/* MX51_PAD_NANDF_D9__FEC_RDATA0 */ -							298 0x80000000	/* MX51_PAD_NANDF_D8__FEC_TDATA0 */ -							225 0x80000000	/* MX51_PAD_NANDF_CS2__FEC_TX_ER */ -							231 0x80000000	/* MX51_PAD_NANDF_CS3__FEC_MDC */ -							237 0x80000000	/* MX51_PAD_NANDF_CS4__FEC_TDATA1 */ -							243 0x80000000	/* MX51_PAD_NANDF_CS5__FEC_TDATA2 */ -							250 0x80000000	/* MX51_PAD_NANDF_CS6__FEC_TDATA3 */ -							255 0x80000000	/* MX51_PAD_NANDF_CS7__FEC_TX_EN */ -							260 0x80000000	/* MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK */ +							MX51_PAD_EIM_EB2__FEC_MDIO	   0x80000000 +							MX51_PAD_EIM_EB3__FEC_RDATA1	   0x80000000 +							MX51_PAD_EIM_CS2__FEC_RDATA2	   0x80000000 +							MX51_PAD_EIM_CS3__FEC_RDATA3	   0x80000000 +							MX51_PAD_EIM_CS4__FEC_RX_ER	   0x80000000 +							MX51_PAD_EIM_CS5__FEC_CRS	   0x80000000 +							MX51_PAD_NANDF_RB2__FEC_COL	   0x80000000 +							MX51_PAD_NANDF_RB3__FEC_RX_CLK	   0x80000000 +							MX51_PAD_NANDF_D9__FEC_RDATA0	   0x80000000 +							MX51_PAD_NANDF_D8__FEC_TDATA0	   0x80000000 +							MX51_PAD_NANDF_CS2__FEC_TX_ER	   0x80000000 +							MX51_PAD_NANDF_CS3__FEC_MDC	   0x80000000 +							MX51_PAD_NANDF_CS4__FEC_TDATA1	   0x80000000 +							MX51_PAD_NANDF_CS5__FEC_TDATA2	   0x80000000 +							MX51_PAD_NANDF_CS6__FEC_TDATA3	   0x80000000 +							MX51_PAD_NANDF_CS7__FEC_TX_EN	   0x80000000 +							MX51_PAD_NANDF_RDY_INT__FEC_TX_CLK 0x80000000  						>;  					};  					pinctrl_fec_2: fecgrp-2 {  						fsl,pins = < -							589 0x80000000 /* MX51_PAD_DI_GP3__FEC_TX_ER */ -							592 0x80000000 /* MX51_PAD_DI2_PIN4__FEC_CRS */ -							594 0x80000000 /* MX51_PAD_DI2_PIN2__FEC_MDC */ -							596 0x80000000 /* MX51_PAD_DI2_PIN3__FEC_MDIO */ -							598 0x80000000 /* MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 */ -							602 0x80000000 /* MX51_PAD_DI_GP4__FEC_RDATA2 */ -							604 0x80000000 /* MX51_PAD_DISP2_DAT0__FEC_RDATA3 */ -							609 0x80000000 /* MX51_PAD_DISP2_DAT1__FEC_RX_ER */ -							618 0x80000000 /* MX51_PAD_DISP2_DAT6__FEC_TDATA1 */ -							623 0x80000000 /* MX51_PAD_DISP2_DAT7__FEC_TDATA2 */ -							628 0x80000000 /* MX51_PAD_DISP2_DAT8__FEC_TDATA3 */ -							634 0x80000000 /* MX51_PAD_DISP2_DAT9__FEC_TX_EN */ -							639 0x80000000 /* MX51_PAD_DISP2_DAT10__FEC_COL */ -							644 0x80000000 /* MX51_PAD_DISP2_DAT11__FEC_RX_CLK */ -							649 0x80000000 /* MX51_PAD_DISP2_DAT12__FEC_RX_DV */ -							653 0x80000000 /* MX51_PAD_DISP2_DAT13__FEC_TX_CLK */ -							657 0x80000000 /* MX51_PAD_DISP2_DAT14__FEC_RDATA0 */ -							662 0x80000000 /* MX51_PAD_DISP2_DAT15__FEC_TDATA0 */ +							MX51_PAD_DI_GP3__FEC_TX_ER	  0x80000000 +							MX51_PAD_DI2_PIN4__FEC_CRS	  0x80000000 +							MX51_PAD_DI2_PIN2__FEC_MDC	  0x80000000 +							MX51_PAD_DI2_PIN3__FEC_MDIO	  0x80000000 +							MX51_PAD_DI2_DISP_CLK__FEC_RDATA1 0x80000000 +							MX51_PAD_DI_GP4__FEC_RDATA2	  0x80000000 +							MX51_PAD_DISP2_DAT0__FEC_RDATA3   0x80000000 +							MX51_PAD_DISP2_DAT1__FEC_RX_ER	  0x80000000 +							MX51_PAD_DISP2_DAT6__FEC_TDATA1	  0x80000000 +							MX51_PAD_DISP2_DAT7__FEC_TDATA2	  0x80000000 +							MX51_PAD_DISP2_DAT8__FEC_TDATA3	  0x80000000 +							MX51_PAD_DISP2_DAT9__FEC_TX_EN	  0x80000000 +							MX51_PAD_DISP2_DAT10__FEC_COL	  0x80000000 +							MX51_PAD_DISP2_DAT11__FEC_RX_CLK  0x80000000 +							MX51_PAD_DISP2_DAT12__FEC_RX_DV	  0x80000000 +							MX51_PAD_DISP2_DAT13__FEC_TX_CLK  0x80000000 +							MX51_PAD_DISP2_DAT14__FEC_RDATA0  0x80000000 +							MX51_PAD_DISP2_DAT15__FEC_TDATA0  0x80000000  						>;  					};  				}; @@ -309,9 +339,19 @@  				ecspi1 {  					pinctrl_ecspi1_1: ecspi1grp-1 {  						fsl,pins = < -							398 0x185	/* MX51_PAD_CSPI1_MISO__ECSPI1_MISO */ -							394 0x185	/* MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI */ -							409 0x185	/* MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK */ +							MX51_PAD_CSPI1_MISO__ECSPI1_MISO 0x185 +							MX51_PAD_CSPI1_MOSI__ECSPI1_MOSI 0x185 +							MX51_PAD_CSPI1_SCLK__ECSPI1_SCLK 0x185 +						>; +					}; +				}; + +				ecspi2 { +					pinctrl_ecspi2_1: ecspi2grp-1 { +						fsl,pins = < +							MX51_PAD_NANDF_RB3__ECSPI2_MISO 0x185 +							MX51_PAD_NANDF_D15__ECSPI2_MOSI 0x185 +							MX51_PAD_NANDF_RB2__ECSPI2_SCLK 0x185  						>;  					};  				}; @@ -319,12 +359,12 @@  				esdhc1 {  					pinctrl_esdhc1_1: esdhc1grp-1 {  						fsl,pins = < -							666 0x400020d5	/* MX51_PAD_SD1_CMD__SD1_CMD */ -							669 0x20d5	/* MX51_PAD_SD1_CLK__SD1_CLK */ -							672 0x20d5	/* MX51_PAD_SD1_DATA0__SD1_DATA0 */ -							678 0x20d5	/* MX51_PAD_SD1_DATA1__SD1_DATA1 */ -							684 0x20d5	/* MX51_PAD_SD1_DATA2__SD1_DATA2 */ -							691 0x20d5	/* MX51_PAD_SD1_DATA3__SD1_DATA3 */ +							MX51_PAD_SD1_CMD__SD1_CMD     0x400020d5 +							MX51_PAD_SD1_CLK__SD1_CLK     0x20d5 +							MX51_PAD_SD1_DATA0__SD1_DATA0 0x20d5 +							MX51_PAD_SD1_DATA1__SD1_DATA1 0x20d5 +							MX51_PAD_SD1_DATA2__SD1_DATA2 0x20d5 +							MX51_PAD_SD1_DATA3__SD1_DATA3 0x20d5  						>;  					};  				}; @@ -332,12 +372,12 @@  				esdhc2 {  					pinctrl_esdhc2_1: esdhc2grp-1 {  						fsl,pins = < -							704 0x400020d5	/* MX51_PAD_SD2_CMD__SD2_CMD */ -							707 0x20d5	/* MX51_PAD_SD2_CLK__SD2_CLK */ -							710 0x20d5	/* MX51_PAD_SD2_DATA0__SD2_DATA0 */ -							712 0x20d5	/* MX51_PAD_SD2_DATA1__SD2_DATA1 */ -							715 0x20d5	/* MX51_PAD_SD2_DATA2__SD2_DATA2 */ -							719 0x20d5	/* MX51_PAD_SD2_DATA3__SD2_DATA3 */ +							MX51_PAD_SD2_CMD__SD2_CMD     0x400020d5 +							MX51_PAD_SD2_CLK__SD2_CLK     0x20d5 +							MX51_PAD_SD2_DATA0__SD2_DATA0 0x20d5 +							MX51_PAD_SD2_DATA1__SD2_DATA1 0x20d5 +							MX51_PAD_SD2_DATA2__SD2_DATA2 0x20d5 +							MX51_PAD_SD2_DATA3__SD2_DATA3 0x20d5  						>;  					};  				}; @@ -345,8 +385,15 @@  				i2c2 {  					pinctrl_i2c2_1: i2c2grp-1 {  						fsl,pins = < -							449 0x400001ed	/* MX51_PAD_KEY_COL4__I2C2_SCL */ -							454 0x400001ed	/* MX51_PAD_KEY_COL5__I2C2_SDA */ +							MX51_PAD_KEY_COL4__I2C2_SCL 0x400001ed +							MX51_PAD_KEY_COL5__I2C2_SDA 0x400001ed +						>; +					}; + +					pinctrl_i2c2_2: i2c2grp-2 { +						fsl,pins = < +							MX51_PAD_EIM_D27__I2C2_SCL 0x400001ed +							MX51_PAD_EIM_D24__I2C2_SDA 0x400001ed  						>;  					};  				}; @@ -354,32 +401,32 @@  				ipu_disp1 {  					pinctrl_ipu_disp1_1: ipudisp1grp-1 {  						fsl,pins = < -							528 0x5 /* MX51_PAD_DISP1_DAT0__DISP1_DAT0 */ -							529 0x5 /* MX51_PAD_DISP1_DAT1__DISP1_DAT1 */ -							530 0x5 /* MX51_PAD_DISP1_DAT2__DISP1_DAT2 */ -							531 0x5 /* MX51_PAD_DISP1_DAT3__DISP1_DAT3 */ -							532 0x5 /* MX51_PAD_DISP1_DAT4__DISP1_DAT4 */ -							533 0x5 /* MX51_PAD_DISP1_DAT5__DISP1_DAT5 */ -							535 0x5 /* MX51_PAD_DISP1_DAT6__DISP1_DAT6 */ -							537 0x5 /* MX51_PAD_DISP1_DAT7__DISP1_DAT7 */ -							539 0x5 /* MX51_PAD_DISP1_DAT8__DISP1_DAT8 */ -							541 0x5 /* MX51_PAD_DISP1_DAT9__DISP1_DAT9 */ -							543 0x5 /* MX51_PAD_DISP1_DAT10__DISP1_DAT10 */ -							545 0x5 /* MX51_PAD_DISP1_DAT11__DISP1_DAT11 */ -							547 0x5 /* MX51_PAD_DISP1_DAT12__DISP1_DAT12 */ -							549 0x5 /* MX51_PAD_DISP1_DAT13__DISP1_DAT13 */ -							551 0x5 /* MX51_PAD_DISP1_DAT14__DISP1_DAT14 */ -							553 0x5 /* MX51_PAD_DISP1_DAT15__DISP1_DAT15 */ -							555 0x5 /* MX51_PAD_DISP1_DAT16__DISP1_DAT16 */ -							557 0x5 /* MX51_PAD_DISP1_DAT17__DISP1_DAT17 */ -							559 0x5 /* MX51_PAD_DISP1_DAT18__DISP1_DAT18 */ -							563 0x5 /* MX51_PAD_DISP1_DAT19__DISP1_DAT19 */ -							567 0x5 /* MX51_PAD_DISP1_DAT20__DISP1_DAT20 */ -							571 0x5 /* MX51_PAD_DISP1_DAT21__DISP1_DAT21 */ -							575 0x5 /* MX51_PAD_DISP1_DAT22__DISP1_DAT22 */ -							579 0x5 /* MX51_PAD_DISP1_DAT23__DISP1_DAT23 */ -							584 0x5 /* MX51_PAD_DI1_PIN2__DI1_PIN2 (hsync) */ -							583 0x5 /* MX51_PAD_DI1_PIN3__DI1_PIN3 (vsync) */ +							MX51_PAD_DISP1_DAT0__DISP1_DAT0	  0x5 +							MX51_PAD_DISP1_DAT1__DISP1_DAT1   0x5 +							MX51_PAD_DISP1_DAT2__DISP1_DAT2   0x5 +							MX51_PAD_DISP1_DAT3__DISP1_DAT3   0x5 +							MX51_PAD_DISP1_DAT4__DISP1_DAT4   0x5 +							MX51_PAD_DISP1_DAT5__DISP1_DAT5   0x5 +							MX51_PAD_DISP1_DAT6__DISP1_DAT6   0x5 +							MX51_PAD_DISP1_DAT7__DISP1_DAT7   0x5 +							MX51_PAD_DISP1_DAT8__DISP1_DAT8   0x5 +							MX51_PAD_DISP1_DAT9__DISP1_DAT9   0x5 +							MX51_PAD_DISP1_DAT10__DISP1_DAT10 0x5 +							MX51_PAD_DISP1_DAT11__DISP1_DAT11 0x5 +							MX51_PAD_DISP1_DAT12__DISP1_DAT12 0x5 +							MX51_PAD_DISP1_DAT13__DISP1_DAT13 0x5 +							MX51_PAD_DISP1_DAT14__DISP1_DAT14 0x5 +							MX51_PAD_DISP1_DAT15__DISP1_DAT15 0x5 +							MX51_PAD_DISP1_DAT16__DISP1_DAT16 0x5 +							MX51_PAD_DISP1_DAT17__DISP1_DAT17 0x5 +							MX51_PAD_DISP1_DAT18__DISP1_DAT18 0x5 +							MX51_PAD_DISP1_DAT19__DISP1_DAT19 0x5 +							MX51_PAD_DISP1_DAT20__DISP1_DAT20 0x5 +							MX51_PAD_DISP1_DAT21__DISP1_DAT21 0x5 +							MX51_PAD_DISP1_DAT22__DISP1_DAT22 0x5 +							MX51_PAD_DISP1_DAT23__DISP1_DAT23 0x5 +							MX51_PAD_DI1_PIN2__DI1_PIN2	  0x5 /* hsync */ +							MX51_PAD_DI1_PIN3__DI1_PIN3	  0x5 /* vsync */  						>;  					};  				}; @@ -387,26 +434,62 @@  				ipu_disp2 {  					pinctrl_ipu_disp2_1: ipudisp2grp-1 {  						fsl,pins = < -							603 0x5 /* MX51_PAD_DISP2_DAT0__DISP2_DAT0 */ -							608 0x5 /* MX51_PAD_DISP2_DAT1__DISP2_DAT1 */ -							613 0x5 /* MX51_PAD_DISP2_DAT2__DISP2_DAT2 */ -							614 0x5 /* MX51_PAD_DISP2_DAT3__DISP2_DAT3 */ -							615 0x5 /* MX51_PAD_DISP2_DAT4__DISP2_DAT4 */ -							616 0x5 /* MX51_PAD_DISP2_DAT5__DISP2_DAT5 */ -							617 0x5 /* MX51_PAD_DISP2_DAT6__DISP2_DAT6 */ -							622 0x5 /* MX51_PAD_DISP2_DAT7__DISP2_DAT7 */ -							627 0x5 /* MX51_PAD_DISP2_DAT8__DISP2_DAT8 */ -							633 0x5 /* MX51_PAD_DISP2_DAT9__DISP2_DAT9 */ -							637 0x5 /* MX51_PAD_DISP2_DAT10__DISP2_DAT10 */ -							643 0x5 /* MX51_PAD_DISP2_DAT11__DISP2_DAT11 */ -							648 0x5 /* MX51_PAD_DISP2_DAT12__DISP2_DAT12 */ -							652 0x5 /* MX51_PAD_DISP2_DAT13__DISP2_DAT13 */ -							656 0x5 /* MX51_PAD_DISP2_DAT14__DISP2_DAT14 */ -							661 0x5 /* MX51_PAD_DISP2_DAT15__DISP2_DAT15 */ -							593 0x5 /* MX51_PAD_DI2_PIN2__DI2_PIN2 (hsync) */ -							595 0x5 /* MX51_PAD_DI2_PIN3__DI2_PIN3 (vsync) */ -							597 0x5 /* MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK */ -							599 0x5 /* MX51_PAD_DI_GP4__DI2_PIN15 */ +							MX51_PAD_DISP2_DAT0__DISP2_DAT0     0x5 +							MX51_PAD_DISP2_DAT1__DISP2_DAT1     0x5 +							MX51_PAD_DISP2_DAT2__DISP2_DAT2     0x5 +							MX51_PAD_DISP2_DAT3__DISP2_DAT3     0x5 +							MX51_PAD_DISP2_DAT4__DISP2_DAT4     0x5 +							MX51_PAD_DISP2_DAT5__DISP2_DAT5     0x5 +							MX51_PAD_DISP2_DAT6__DISP2_DAT6     0x5 +							MX51_PAD_DISP2_DAT7__DISP2_DAT7     0x5 +							MX51_PAD_DISP2_DAT8__DISP2_DAT8     0x5 +							MX51_PAD_DISP2_DAT9__DISP2_DAT9     0x5 +							MX51_PAD_DISP2_DAT10__DISP2_DAT10   0x5 +							MX51_PAD_DISP2_DAT11__DISP2_DAT11   0x5 +							MX51_PAD_DISP2_DAT12__DISP2_DAT12   0x5 +							MX51_PAD_DISP2_DAT13__DISP2_DAT13   0x5 +							MX51_PAD_DISP2_DAT14__DISP2_DAT14   0x5 +							MX51_PAD_DISP2_DAT15__DISP2_DAT15   0x5 +							MX51_PAD_DI2_PIN2__DI2_PIN2	    0x5 /* hsync */ +							MX51_PAD_DI2_PIN3__DI2_PIN3	    0x5 /* vsync */ +							MX51_PAD_DI2_DISP_CLK__DI2_DISP_CLK 0x5 +							MX51_PAD_DI_GP4__DI2_PIN15	    0x5 +						>; +					}; +				}; + +				pata { +					pinctrl_pata_1: patagrp-1 { +						fsl,pins = < +							MX51_PAD_NANDF_WE_B__PATA_DIOW		0x2004 +							MX51_PAD_NANDF_RE_B__PATA_DIOR		0x2004 +							MX51_PAD_NANDF_ALE__PATA_BUFFER_EN	0x2004 +							MX51_PAD_NANDF_CLE__PATA_RESET_B	0x2004 +							MX51_PAD_NANDF_WP_B__PATA_DMACK		0x2004 +							MX51_PAD_NANDF_RB0__PATA_DMARQ		0x2004 +							MX51_PAD_NANDF_RB1__PATA_IORDY		0x2004 +							MX51_PAD_GPIO_NAND__PATA_INTRQ		0x2004 +							MX51_PAD_NANDF_CS2__PATA_CS_0		0x2004 +							MX51_PAD_NANDF_CS3__PATA_CS_1		0x2004 +							MX51_PAD_NANDF_CS4__PATA_DA_0		0x2004 +							MX51_PAD_NANDF_CS5__PATA_DA_1		0x2004 +							MX51_PAD_NANDF_CS6__PATA_DA_2		0x2004 +							MX51_PAD_NANDF_D15__PATA_DATA15		0x2004 +							MX51_PAD_NANDF_D14__PATA_DATA14		0x2004 +							MX51_PAD_NANDF_D13__PATA_DATA13		0x2004 +							MX51_PAD_NANDF_D12__PATA_DATA12		0x2004 +							MX51_PAD_NANDF_D11__PATA_DATA11		0x2004 +							MX51_PAD_NANDF_D10__PATA_DATA10		0x2004 +							MX51_PAD_NANDF_D9__PATA_DATA9		0x2004 +							MX51_PAD_NANDF_D8__PATA_DATA8		0x2004 +							MX51_PAD_NANDF_D7__PATA_DATA7		0x2004 +							MX51_PAD_NANDF_D6__PATA_DATA6		0x2004 +							MX51_PAD_NANDF_D5__PATA_DATA5		0x2004 +							MX51_PAD_NANDF_D4__PATA_DATA4		0x2004 +							MX51_PAD_NANDF_D3__PATA_DATA3		0x2004 +							MX51_PAD_NANDF_D2__PATA_DATA2		0x2004 +							MX51_PAD_NANDF_D1__PATA_DATA1		0x2004 +							MX51_PAD_NANDF_D0__PATA_DATA0		0x2004  						>;  					};  				}; @@ -414,10 +497,10 @@  				uart1 {  					pinctrl_uart1_1: uart1grp-1 {  						fsl,pins = < -							413 0x1c5	/* MX51_PAD_UART1_RXD__UART1_RXD */ -							416 0x1c5	/* MX51_PAD_UART1_TXD__UART1_TXD */ -							418 0x1c5	/* MX51_PAD_UART1_RTS__UART1_RTS */ -							420 0x1c5	/* MX51_PAD_UART1_CTS__UART1_CTS */ +							MX51_PAD_UART1_RXD__UART1_RXD 0x1c5 +							MX51_PAD_UART1_TXD__UART1_TXD 0x1c5 +							MX51_PAD_UART1_RTS__UART1_RTS 0x1c5 +							MX51_PAD_UART1_CTS__UART1_CTS 0x1c5  						>;  					};  				}; @@ -425,8 +508,8 @@  				uart2 {  					pinctrl_uart2_1: uart2grp-1 {  						fsl,pins = < -							423 0x1c5	/* MX51_PAD_UART2_RXD__UART2_RXD */ -							426 0x1c5	/* MX51_PAD_UART2_TXD__UART2_TXD */ +							MX51_PAD_UART2_RXD__UART2_RXD 0x1c5 +							MX51_PAD_UART2_TXD__UART2_TXD 0x1c5  						>;  					};  				}; @@ -434,17 +517,17 @@  				uart3 {  					pinctrl_uart3_1: uart3grp-1 {  						fsl,pins = < -							54 0x1c5	/* MX51_PAD_EIM_D25__UART3_RXD */ -							59 0x1c5	/* MX51_PAD_EIM_D26__UART3_TXD */ -							65 0x1c5	/* MX51_PAD_EIM_D27__UART3_RTS */ -							49 0x1c5	/* MX51_PAD_EIM_D24__UART3_CTS */ +							MX51_PAD_EIM_D25__UART3_RXD 0x1c5 +							MX51_PAD_EIM_D26__UART3_TXD 0x1c5 +							MX51_PAD_EIM_D27__UART3_RTS 0x1c5 +							MX51_PAD_EIM_D24__UART3_CTS 0x1c5  						>;  					};  					pinctrl_uart3_2: uart3grp-2 {  						fsl,pins = < -							434 0x1c5	/* MX51_PAD_UART3_RXD__UART3_RXD */ -							430 0x1c5	/* MX51_PAD_UART3_TXD__UART3_TXD */ +							MX51_PAD_UART3_RXD__UART3_RXD 0x1c5 +							MX51_PAD_UART3_TXD__UART3_TXD 0x1c5  						>;  					};  				}; @@ -452,14 +535,14 @@  				kpp {  					pinctrl_kpp_1: kppgrp-1 {  						fsl,pins = < -							438 0xe0	/* MX51_PAD_KEY_ROW0__KEY_ROW0 */ -							439 0xe0	/* MX51_PAD_KEY_ROW1__KEY_ROW1 */ -							440 0xe0	/* MX51_PAD_KEY_ROW2__KEY_ROW2 */ -							441 0xe0	/* MX51_PAD_KEY_ROW3__KEY_ROW3 */ -							442 0xe8	/* MX51_PAD_KEY_COL0__KEY_COL0 */ -							444 0xe8	/* MX51_PAD_KEY_COL1__KEY_COL1 */ -							446 0xe8	/* MX51_PAD_KEY_COL2__KEY_COL2 */ -							448 0xe8	/* MX51_PAD_KEY_COL3__KEY_COL3 */ +							MX51_PAD_KEY_ROW0__KEY_ROW0 0xe0 +							MX51_PAD_KEY_ROW1__KEY_ROW1 0xe0 +							MX51_PAD_KEY_ROW2__KEY_ROW2 0xe0 +							MX51_PAD_KEY_ROW3__KEY_ROW3 0xe0 +							MX51_PAD_KEY_COL0__KEY_COL0 0xe8 +							MX51_PAD_KEY_COL1__KEY_COL1 0xe8 +							MX51_PAD_KEY_COL2__KEY_COL2 0xe8 +							MX51_PAD_KEY_COL3__KEY_COL3 0xe8  						>;  					};  				}; @@ -501,6 +584,12 @@  				status = "disabled";  			}; +			src: src@73fd0000 { +				compatible = "fsl,imx51-src"; +				reg = <0x73fd0000 0x4000>; +				#reset-cells = <1>; +			}; +  			clks: ccm@73fd4000{  				compatible = "fsl,imx51-ccm";  				reg = <0x73fd4000 0x4000>; @@ -591,6 +680,14 @@  				status = "disabled";  			}; +			pata: pata@83fe0000 { +				compatible = "fsl,imx51-pata", "fsl,imx27-pata"; +				reg = <0x83fe0000 0x4000>; +				interrupts = <70>; +				clocks = <&clks 161>; +				status = "disabled"; +			}; +  			ssi3: ssi@83fe8000 {  				compatible = "fsl,imx51-ssi", "fsl,imx21-ssi";  				reg = <0x83fe8000 0x4000>;  |