diff options
209 files changed, 6816 insertions, 3133 deletions
diff --git a/Documentation/devicetree/bindings/gpio/gpio-vt8500.txt b/Documentation/devicetree/bindings/gpio/gpio-vt8500.txt deleted file mode 100644 index f4dc5233167..00000000000 --- a/Documentation/devicetree/bindings/gpio/gpio-vt8500.txt +++ /dev/null @@ -1,24 +0,0 @@ -VIA/Wondermedia VT8500 GPIO Controller ------------------------------------------------------ - -Required properties: -- compatible : "via,vt8500-gpio", "wm,wm8505-gpio" -	or "wm,wm8650-gpio" depending on your SoC -- reg : Should contain 1 register range (address and length) -- #gpio-cells : should be <3>. -	1) bank -	2) pin number -	3) flags - should be 0 - -Example: - -	gpio: gpio-controller@d8110000 { -		compatible = "via,vt8500-gpio"; -		gpio-controller; -		reg = <0xd8110000 0x10000>; -		#gpio-cells = <3>; -	}; - -	vibrate { -		gpios = <&gpio 0 1 0>; /* Bank 0, Pin 1, No flags */ -	}; diff --git a/Documentation/devicetree/bindings/pinctrl/pinctrl-vt8500.txt b/Documentation/devicetree/bindings/pinctrl/pinctrl-vt8500.txt new file mode 100644 index 00000000000..b3aa90f0ce4 --- /dev/null +++ b/Documentation/devicetree/bindings/pinctrl/pinctrl-vt8500.txt @@ -0,0 +1,57 @@ +VIA VT8500 and Wondermedia WM8xxx-series pinmux/gpio controller + +These SoCs contain a combined Pinmux/GPIO module. Each pin may operate as +either a GPIO in, GPIO out or as an alternate function (I2C, SPI etc). + +Required properties: +- compatible: "via,vt8500-pinctrl", "wm,wm8505-pinctrl", "wm,wm8650-pinctrl", +	"wm8750-pinctrl" or "wm,wm8850-pinctrl" +- reg: Should contain the physical address of the module's registers. +- interrupt-controller: Marks the device node as an interrupt controller. +- #interrupt-cells: Should be two. +- gpio-controller: Marks the device node as a GPIO controller. +- #gpio-cells : Should be two. The first cell is the pin number and the +  second cell is used to specify optional parameters. +	bit 0 - active low + +Please refer to ../gpio/gpio.txt for a general description of GPIO bindings. + +Please refer to pinctrl-bindings.txt in this directory for details of the +common pinctrl bindings used by client devices, including the meaning of the +phrase "pin configuration node". + +Each pin configuration node lists the pin(s) to which it applies, and one or +more of the mux functions to select on those pin(s), and pull-up/down +configuration. Each subnode only affects those parameters that are explicitly +listed. In other words, a subnode that lists only a mux function implies no +information about any pull configuration. Similarly, a subnode that lists only +a pull parameter implies no information about the mux function. + +Required subnode-properties: +- wm,pins: An array of cells. Each cell contains the ID of a pin. + +Optional subnode-properties: +- wm,function: Integer, containing the function to mux to the pin(s): +  0: GPIO in +  1: GPIO out +  2: alternate + +- wm,pull: Integer, representing the pull-down/up to apply to the pin(s): +  0: none +  1: down +  2: up + +Each of wm,function and wm,pull may contain either a single value which +will be applied to all pins in wm,pins, or one value for each entry in +wm,pins. + +Example: + +	pinctrl: pinctrl { +		compatible = "wm,wm8505-pinctrl"; +		reg = <0xD8110000 0x10000>; +		interrupt-controller; +		#interrupt-cells = <2>; +		gpio-controller; +		#gpio-cells = <2>; +	}; diff --git a/Documentation/devicetree/bindings/timer/cadence,ttc-timer.txt b/Documentation/devicetree/bindings/timer/cadence,ttc-timer.txt new file mode 100644 index 00000000000..993695c659e --- /dev/null +++ b/Documentation/devicetree/bindings/timer/cadence,ttc-timer.txt @@ -0,0 +1,17 @@ +Cadence TTC - Triple Timer Counter + +Required properties: +- compatible : Should be "cdns,ttc". +- reg : Specifies base physical address and size of the registers. +- interrupts : A list of 3 interrupts; one per timer channel. +- clocks: phandle to the source clock + +Example: + +ttc0: ttc0@f8001000 { +	interrupt-parent = <&intc>; +	interrupts = < 0 10 4 0 11 4 0 12 4 >; +	compatible = "cdns,ttc"; +	reg = <0xF8001000 0x1000>; +	clocks = <&cpu_clk 3>; +}; diff --git a/arch/arm/Kconfig b/arch/arm/Kconfig index 13b739469c5..eb91022b90b 100644 --- a/arch/arm/Kconfig +++ b/arch/arm/Kconfig @@ -769,8 +769,10 @@ config ARCH_SA1100  config ARCH_S3C24XX  	bool "Samsung S3C24XX SoCs"  	select ARCH_HAS_CPUFREQ -	select ARCH_USES_GETTIMEOFFSET  	select CLKDEV_LOOKUP +	select CLKSRC_MMIO +	select GENERIC_CLOCKEVENTS +	select GENERIC_GPIO  	select HAVE_CLK  	select HAVE_S3C2410_I2C if I2C  	select HAVE_S3C2410_WATCHDOG if WATCHDOG @@ -787,10 +789,11 @@ config ARCH_S3C64XX  	bool "Samsung S3C64XX"  	select ARCH_HAS_CPUFREQ  	select ARCH_REQUIRE_GPIOLIB -	select ARCH_USES_GETTIMEOFFSET  	select ARM_VIC  	select CLKDEV_LOOKUP +	select CLKSRC_MMIO  	select CPU_V6 +	select GENERIC_CLOCKEVENTS  	select HAVE_CLK  	select HAVE_S3C2410_I2C if I2C  	select HAVE_S3C2410_WATCHDOG if WATCHDOG @@ -824,9 +827,11 @@ config ARCH_S5P64X0  config ARCH_S5PC100  	bool "Samsung S5PC100" -	select ARCH_USES_GETTIMEOFFSET  	select CLKDEV_LOOKUP +	select CLKSRC_MMIO  	select CPU_V7 +	select GENERIC_CLOCKEVENTS +	select GENERIC_GPIO  	select HAVE_CLK  	select HAVE_S3C2410_I2C if I2C  	select HAVE_S3C2410_WATCHDOG if WATCHDOG @@ -1593,6 +1598,7 @@ config HAVE_ARM_ARCH_TIMER  config HAVE_ARM_TWD  	bool  	depends on SMP +	select CLKSRC_OF if OF  	help  	  This options enables support for the ARM timer and watchdog unit @@ -1661,7 +1667,8 @@ config ARCH_NR_GPIO  	default 1024 if ARCH_SHMOBILE || ARCH_TEGRA  	default 512 if SOC_OMAP5  	default 355 if ARCH_U8500 -	default 288 if ARCH_VT8500 || ARCH_SUNXI +	default 352 if ARCH_VT8500 +	default 288 if ARCH_SUNXI  	default 264 if MACH_H4700  	default 0  	help diff --git a/arch/arm/boot/dts/omap3-beagle.dts b/arch/arm/boot/dts/omap3-beagle.dts index f624dc85d44..02d23f15fd8 100644 --- a/arch/arm/boot/dts/omap3-beagle.dts +++ b/arch/arm/boot/dts/omap3-beagle.dts @@ -38,6 +38,57 @@  		};  	}; +	/* HS USB Port 2 RESET */ +	hsusb2_reset: hsusb2_reset_reg { +		compatible = "regulator-fixed"; +		regulator-name = "hsusb2_reset"; +		regulator-min-microvolt = <3300000>; +		regulator-max-microvolt = <3300000>; +		gpio = <&gpio5 19 0>;	/* gpio_147 */ +		startup-delay-us = <70000>; +		enable-active-high; +	}; + +	/* HS USB Port 2 Power */ +	hsusb2_power: hsusb2_power_reg { +		compatible = "regulator-fixed"; +		regulator-name = "hsusb2_vbus"; +		regulator-min-microvolt = <3300000>; +		regulator-max-microvolt = <3300000>; +		gpio = <&twl_gpio 18 0>;	/* GPIO LEDA */ +		startup-delay-us = <70000>; +	}; + +	/* HS USB Host PHY on PORT 2 */ +	hsusb2_phy: hsusb2_phy { +		compatible = "usb-nop-xceiv"; +		reset-supply = <&hsusb2_reset>; +		vcc-supply = <&hsusb2_power>; +	}; +}; + +&omap3_pmx_core { +	pinctrl-names = "default"; +	pinctrl-0 = < +			&hsusbb2_pins +	>; + +	hsusbb2_pins: pinmux_hsusbb2_pins { +		pinctrl-single,pins = < +			0x5c0 0x3  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_clk OUTPUT */ +			0x5c2 0x3  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_stp OUTPUT */ +			0x5c4 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dir INPUT | PULLDOWN */ +			0x5c6 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_nxt INPUT | PULLDOWN */ +			0x5c8 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat0 INPUT | PULLDOWN */ +			0x5cA 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat1 INPUT | PULLDOWN */ +			0x1a4 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat2 INPUT | PULLDOWN */ +			0x1a6 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat3 INPUT | PULLDOWN */ +			0x1a8 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat4 INPUT | PULLDOWN */ +			0x1aa 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat5 INPUT | PULLDOWN */ +			0x1ac 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat6 INPUT | PULLDOWN */ +			0x1ae 0x10b  /* USBB2_ULPITLL_CLK_MUXMODE.usbb1_ulpiphy_dat7 INPUT | PULLDOWN */ +		>; +	};  };  &i2c1 { @@ -65,3 +116,23 @@  &mmc3 {  	status = "disabled";  }; + +&usbhshost { +	port2-mode = "ehci-phy"; +}; + +&usbhsehci { +	phys = <0 &hsusb2_phy>; +}; + +&twl_gpio { +	ti,use-leds; +	/* pullups: BIT(1) */ +	ti,pullups = <0x000002>; +	/* +	 * pulldowns: +	 * BIT(2), BIT(6), BIT(7), BIT(8), BIT(13) +	 * BIT(15), BIT(16), BIT(17) +	 */ +	ti,pulldowns = <0x03a1c4>; +}; diff --git a/arch/arm/boot/dts/omap3.dtsi b/arch/arm/boot/dts/omap3.dtsi index 1acc26148ff..a14f74bbce7 100644 --- a/arch/arm/boot/dts/omap3.dtsi +++ b/arch/arm/boot/dts/omap3.dtsi @@ -397,5 +397,36 @@  			ti,timer-alwon;  			ti,timer-secure;  		}; + +		usbhstll: usbhstll@48062000 { +			compatible = "ti,usbhs-tll"; +			reg = <0x48062000 0x1000>; +			interrupts = <78>; +			ti,hwmods = "usb_tll_hs"; +		}; + +		usbhshost: usbhshost@48064000 { +			compatible = "ti,usbhs-host"; +			reg = <0x48064000 0x400>; +			ti,hwmods = "usb_host_hs"; +			#address-cells = <1>; +			#size-cells = <1>; +			ranges; + +			usbhsohci: ohci@48064400 { +				compatible = "ti,ohci-omap3", "usb-ohci"; +				reg = <0x48064400 0x400>; +				interrupt-parent = <&intc>; +				interrupts = <76>; +			}; + +			usbhsehci: ehci@48064800 { +				compatible = "ti,ehci-omap", "usb-ehci"; +				reg = <0x48064800 0x400>; +				interrupt-parent = <&intc>; +				interrupts = <77>; +			}; +		}; +  	};  }; diff --git a/arch/arm/boot/dts/omap4.dtsi b/arch/arm/boot/dts/omap4.dtsi index 739bb79e410..b7db1a2b6ca 100644 --- a/arch/arm/boot/dts/omap4.dtsi +++ b/arch/arm/boot/dts/omap4.dtsi @@ -529,5 +529,35 @@  			ti,hwmods = "timer11";  			ti,timer-pwm;  		}; + +		usbhstll: usbhstll@4a062000 { +			compatible = "ti,usbhs-tll"; +			reg = <0x4a062000 0x1000>; +			interrupts = <0 78 0x4>; +			ti,hwmods = "usb_tll_hs"; +		}; + +		usbhshost: usbhshost@4a064000 { +			compatible = "ti,usbhs-host"; +			reg = <0x4a064000 0x800>; +			ti,hwmods = "usb_host_hs"; +			#address-cells = <1>; +			#size-cells = <1>; +			ranges; + +			usbhsohci: ohci@4a064800 { +				compatible = "ti,ohci-omap3", "usb-ohci"; +				reg = <0x4a064800 0x400>; +				interrupt-parent = <&gic>; +				interrupts = <0 76 0x4>; +			}; + +			usbhsehci: ehci@4a064c00 { +				compatible = "ti,ehci-omap", "usb-ehci"; +				reg = <0x4a064c00 0x400>; +				interrupt-parent = <&gic>; +				interrupts = <0 77 0x4>; +			}; +		};  	};  }; diff --git a/arch/arm/boot/dts/r8a7779.dtsi b/arch/arm/boot/dts/r8a7779.dtsi new file mode 100644 index 00000000000..fe5c6f21327 --- /dev/null +++ b/arch/arm/boot/dts/r8a7779.dtsi @@ -0,0 +1,98 @@ +/* + * Device Tree Source for Renesas r8a7779 + * + * Copyright (C) 2013 Renesas Solutions Corp. + * Copyright (C) 2013 Simon Horman + * + * This file is licensed under the terms of the GNU General Public License + * version 2.  This program is licensed "as is" without any warranty of any + * kind, whether express or implied. + */ + +/include/ "skeleton.dtsi" + +/ { +	compatible = "renesas,r8a7779"; + +	cpus { +		#address-cells = <1>; +		#size-cells = <0>; + +		cpu@0 { +			device_type = "cpu"; +			compatible = "arm,cortex-a9"; +			reg = <0>; +		}; +		cpu@1 { +			device_type = "cpu"; +			compatible = "arm,cortex-a9"; +			reg = <1>; +		}; +		cpu@2 { +			device_type = "cpu"; +			compatible = "arm,cortex-a9"; +			reg = <2>; +		}; +		cpu@3 { +			device_type = "cpu"; +			compatible = "arm,cortex-a9"; +			reg = <3>; +		}; +	}; + +        gic: interrupt-controller@f0001000 { +                compatible = "arm,cortex-a9-gic"; +                #interrupt-cells = <3>; +                interrupt-controller; +                reg = <0xf0001000 0x1000>, +                      <0xf0000100 0x100>; +        }; + +	i2c0: i2c@0xffc70000 { +		#address-cells = <1>; +		#size-cells = <0>; +		compatible = "renesas,rmobile-iic"; +		reg = <0xffc70000 0x1000>; +		interrupt-parent = <&gic>; +		interrupts = <0 79 0x4>; +	}; + +	i2c1: i2c@0xffc71000 { +		#address-cells = <1>; +		#size-cells = <0>; +		compatible = "renesas,rmobile-iic"; +		reg = <0xffc71000 0x1000>; +		interrupt-parent = <&gic>; +		interrupts = <0 82 0x4>; +	}; + +	i2c2: i2c@0xffc72000 { +		#address-cells = <1>; +		#size-cells = <0>; +		compatible = "renesas,rmobile-iic"; +		reg = <0xffc72000 0x1000>; +		interrupt-parent = <&gic>; +		interrupts = <0 80 0x4>; +	}; + +	i2c3: i2c@0xffc73000 { +		#address-cells = <1>; +		#size-cells = <0>; +		compatible = "renesas,rmobile-iic"; +		reg = <0xffc73000 0x1000>; +		interrupt-parent = <&gic>; +		interrupts = <0 81 0x4>; +	}; + +	thermal@ffc48000 { +		compatible = "renesas,rcar-thermal"; +		reg = <0xffc48000 0x38>; +	}; + +	sata: sata@fc600000 { +		compatible = "renesas,rcar-sata"; +		reg = <0xfc600000 0x2000>; +		interrupt-parent = <&gic>; +		interrupts = <0 100 0x4>; +	}; +}; diff --git a/arch/arm/boot/dts/vt8500.dtsi b/arch/arm/boot/dts/vt8500.dtsi index cf31ced4660..e1c3926aca5 100644 --- a/arch/arm/boot/dts/vt8500.dtsi +++ b/arch/arm/boot/dts/vt8500.dtsi @@ -25,11 +25,13 @@  			#interrupt-cells = <1>;  		}; -		gpio: gpio-controller@d8110000 { -			compatible = "via,vt8500-gpio"; -			gpio-controller; +		pinctrl: pinctrl@d8110000 { +			compatible = "via,vt8500-pinctrl";  			reg = <0xd8110000 0x10000>; -			#gpio-cells = <3>; +			interrupt-controller; +			#interrupt-cells = <2>; +			gpio-controller; +			#gpio-cells = <2>;  		};  		pmc@d8130000 { diff --git a/arch/arm/boot/dts/wm8505.dtsi b/arch/arm/boot/dts/wm8505.dtsi index e74a1c0fb9a..bb92ef8ce66 100644 --- a/arch/arm/boot/dts/wm8505.dtsi +++ b/arch/arm/boot/dts/wm8505.dtsi @@ -40,11 +40,13 @@  			interrupts = <56 57 58 59 60 61 62 63>;  		}; -		gpio: gpio-controller@d8110000 { -			compatible = "wm,wm8505-gpio"; -			gpio-controller; +		pinctrl: pinctrl@d8110000 { +			compatible = "wm,wm8505-pinctrl";  			reg = <0xd8110000 0x10000>; -			#gpio-cells = <3>; +			interrupt-controller; +			#interrupt-cells = <2>; +			gpio-controller; +			#gpio-cells = <2>;  		};  		pmc@d8130000 { diff --git a/arch/arm/boot/dts/wm8650.dtsi b/arch/arm/boot/dts/wm8650.dtsi index db3c0a12e05..bb4af580f40 100644 --- a/arch/arm/boot/dts/wm8650.dtsi +++ b/arch/arm/boot/dts/wm8650.dtsi @@ -34,11 +34,13 @@  			interrupts = <56 57 58 59 60 61 62 63>;  		}; -		gpio: gpio-controller@d8110000 { -			compatible = "wm,wm8650-gpio"; -			gpio-controller; +		pinctrl: pinctrl@d8110000 { +			compatible = "wm,wm8650-pinctrl";  			reg = <0xd8110000 0x10000>; -			#gpio-cells = <3>; +			interrupt-controller; +			#interrupt-cells = <2>; +			gpio-controller; +			#gpio-cells = <2>;  		};  		pmc@d8130000 { diff --git a/arch/arm/boot/dts/wm8850.dtsi b/arch/arm/boot/dts/wm8850.dtsi index e8cbfdc87bb..11cd180c58d 100644 --- a/arch/arm/boot/dts/wm8850.dtsi +++ b/arch/arm/boot/dts/wm8850.dtsi @@ -41,11 +41,13 @@  			interrupts = <56 57 58 59 60 61 62 63>;  		}; -		gpio: gpio-controller@d8110000 { -			compatible = "wm,wm8650-gpio"; -			gpio-controller; +		pinctrl: pinctrl@d8110000 { +			compatible = "wm,wm8850-pinctrl";  			reg = <0xd8110000 0x10000>; -			#gpio-cells = <3>; +			interrupt-controller; +			#interrupt-cells = <2>; +			gpio-controller; +			#gpio-cells = <2>;  		};  		pmc@d8130000 { diff --git a/arch/arm/boot/dts/zynq-7000.dtsi b/arch/arm/boot/dts/zynq-7000.dtsi index 5914b565459..51243db2e9e 100644 --- a/arch/arm/boot/dts/zynq-7000.dtsi +++ b/arch/arm/boot/dts/zynq-7000.dtsi @@ -111,56 +111,23 @@  		};  		ttc0: ttc0@f8001000 { -			#address-cells = <1>; -			#size-cells = <0>; -			compatible = "xlnx,ttc"; +			interrupt-parent = <&intc>; +			interrupts = < 0 10 4 0 11 4 0 12 4 >; +			compatible = "cdns,ttc";  			reg = <0xF8001000 0x1000>;  			clocks = <&cpu_clk 3>;  			clock-names = "cpu_1x";  			clock-ranges; - -			ttc0_0: ttc0.0 { -				status = "disabled"; -				reg = <0>; -				interrupts = <0 10 4>; -			}; -			ttc0_1: ttc0.1 { -				status = "disabled"; -				reg = <1>; -				interrupts = <0 11 4>; -			}; -			ttc0_2: ttc0.2 { -				status = "disabled"; -				reg = <2>; -				interrupts = <0 12 4>; -			};  		};  		ttc1: ttc1@f8002000 { -			#interrupt-parent = <&intc>; -			#address-cells = <1>; -			#size-cells = <0>; -			compatible = "xlnx,ttc"; +			interrupt-parent = <&intc>; +			interrupts = < 0 37 4 0 38 4 0 39 4 >; +			compatible = "cdns,ttc";  			reg = <0xF8002000 0x1000>;  			clocks = <&cpu_clk 3>;  			clock-names = "cpu_1x";  			clock-ranges; - -			ttc1_0: ttc1.0 { -				status = "disabled"; -				reg = <0>; -				interrupts = <0 37 4>; -			}; -			ttc1_1: ttc1.1 { -				status = "disabled"; -				reg = <1>; -				interrupts = <0 38 4>; -			}; -			ttc1_2: ttc1.2 { -				status = "disabled"; -				reg = <2>; -				interrupts = <0 39 4>; -			};  		};  	};  }; diff --git a/arch/arm/boot/dts/zynq-zc702.dts b/arch/arm/boot/dts/zynq-zc702.dts index c772942a399..86f44d5b026 100644 --- a/arch/arm/boot/dts/zynq-zc702.dts +++ b/arch/arm/boot/dts/zynq-zc702.dts @@ -32,13 +32,3 @@  &ps_clk {  	clock-frequency = <33333330>;  }; - -&ttc0_0 { -	status = "ok"; -	compatible = "xlnx,ttc-counter-clocksource"; -}; - -&ttc0_1 { -	status = "ok"; -	compatible = "xlnx,ttc-counter-clockevent"; -}; diff --git a/arch/arm/include/asm/smp_twd.h b/arch/arm/include/asm/smp_twd.h index 0f01f4677bd..7b2899c2f7f 100644 --- a/arch/arm/include/asm/smp_twd.h +++ b/arch/arm/include/asm/smp_twd.h @@ -34,12 +34,4 @@ struct twd_local_timer name __initdata = {	\  int twd_local_timer_register(struct twd_local_timer *); -#ifdef CONFIG_HAVE_ARM_TWD -void twd_local_timer_of_register(void); -#else -static inline void twd_local_timer_of_register(void) -{ -} -#endif -  #endif diff --git a/arch/arm/kernel/smp_twd.c b/arch/arm/kernel/smp_twd.c index 3f256503748..90525d9d290 100644 --- a/arch/arm/kernel/smp_twd.c +++ b/arch/arm/kernel/smp_twd.c @@ -362,25 +362,13 @@ int __init twd_local_timer_register(struct twd_local_timer *tlt)  }  #ifdef CONFIG_OF -const static struct of_device_id twd_of_match[] __initconst = { -	{ .compatible = "arm,cortex-a9-twd-timer",	}, -	{ .compatible = "arm,cortex-a5-twd-timer",	}, -	{ .compatible = "arm,arm11mp-twd-timer",	}, -	{ }, -}; - -void __init twd_local_timer_of_register(void) +static void __init twd_local_timer_of_register(struct device_node *np)  { -	struct device_node *np;  	int err;  	if (!is_smp() || !setup_max_cpus)  		return; -	np = of_find_matching_node(NULL, twd_of_match); -	if (!np) -		return; -  	twd_ppi = irq_of_parse_and_map(np, 0);  	if (!twd_ppi) {  		err = -EINVAL; @@ -398,4 +386,7 @@ void __init twd_local_timer_of_register(void)  out:  	WARN(err, "twd_local_timer_of_register failed (%d)\n", err);  } +CLOCKSOURCE_OF_DECLARE(arm_twd_a9, "arm,cortex-a9-twd-timer", twd_local_timer_of_register); +CLOCKSOURCE_OF_DECLARE(arm_twd_a5, "arm,cortex-a5-twd-timer", twd_local_timer_of_register); +CLOCKSOURCE_OF_DECLARE(arm_twd_11mp, "arm,arm11mp-twd-timer", twd_local_timer_of_register);  #endif diff --git a/arch/arm/mach-at91/at91sam9261.c b/arch/arm/mach-at91/at91sam9261.c index 2998a08afc2..0204f4cc9eb 100644 --- a/arch/arm/mach-at91/at91sam9261.c +++ b/arch/arm/mach-at91/at91sam9261.c @@ -169,6 +169,8 @@ static struct clk *periph_clocks[] __initdata = {  };  static struct clk_lookup periph_clocks_lookups[] = { +	CLKDEV_CON_DEV_ID("hclk", "at91sam9261-lcdfb.0", &hck1), +	CLKDEV_CON_DEV_ID("hclk", "at91sam9g10-lcdfb.0", &hck1),  	CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk),  	CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.1", &spi1_clk),  	CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk), diff --git a/arch/arm/mach-at91/at91sam9261_devices.c b/arch/arm/mach-at91/at91sam9261_devices.c index 92e0f861084..629ea5fc95c 100644 --- a/arch/arm/mach-at91/at91sam9261_devices.c +++ b/arch/arm/mach-at91/at91sam9261_devices.c @@ -488,7 +488,6 @@ static struct resource lcdc_resources[] = {  };  static struct platform_device at91_lcdc_device = { -	.name		= "atmel_lcdfb",  	.id		= 0,  	.dev		= {  				.dma_mask		= &lcdc_dmamask, @@ -505,6 +504,11 @@ void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)  		return;  	} +	if (cpu_is_at91sam9g10()) +		at91_lcdc_device.name = "at91sam9g10-lcdfb"; +	else +		at91_lcdc_device.name = "at91sam9261-lcdfb"; +  #if defined(CONFIG_FB_ATMEL_STN)  	at91_set_A_periph(AT91_PIN_PB0, 0);     /* LCDVSYNC */  	at91_set_A_periph(AT91_PIN_PB1, 0);     /* LCDHSYNC */ diff --git a/arch/arm/mach-at91/at91sam9263.c b/arch/arm/mach-at91/at91sam9263.c index b9fc60d1b33..2282fd7ad3e 100644 --- a/arch/arm/mach-at91/at91sam9263.c +++ b/arch/arm/mach-at91/at91sam9263.c @@ -190,6 +190,7 @@ static struct clk_lookup periph_clocks_lookups[] = {  	CLKDEV_CON_DEV_ID("pclk", "at91rm9200_ssc.1", &ssc1_clk),  	CLKDEV_CON_DEV_ID("pclk", "fff98000.ssc", &ssc0_clk),  	CLKDEV_CON_DEV_ID("pclk", "fff9c000.ssc", &ssc1_clk), +	CLKDEV_CON_DEV_ID("hclk", "at91sam9263-lcdfb.0", &lcdc_clk),  	CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.0", &mmc0_clk),  	CLKDEV_CON_DEV_ID("mci_clk", "atmel_mci.1", &mmc1_clk),  	CLKDEV_CON_DEV_ID("spi_clk", "atmel_spi.0", &spi0_clk), diff --git a/arch/arm/mach-at91/at91sam9263_devices.c b/arch/arm/mach-at91/at91sam9263_devices.c index ed666f5cb01..858c8aac2da 100644 --- a/arch/arm/mach-at91/at91sam9263_devices.c +++ b/arch/arm/mach-at91/at91sam9263_devices.c @@ -848,7 +848,7 @@ static struct resource lcdc_resources[] = {  };  static struct platform_device at91_lcdc_device = { -	.name		= "atmel_lcdfb", +	.name		= "at91sam9263-lcdfb",  	.id		= 0,  	.dev		= {  				.dma_mask		= &lcdc_dmamask, diff --git a/arch/arm/mach-at91/at91sam9g45.c b/arch/arm/mach-at91/at91sam9g45.c index d3addee43d8..c68960d8224 100644 --- a/arch/arm/mach-at91/at91sam9g45.c +++ b/arch/arm/mach-at91/at91sam9g45.c @@ -228,6 +228,8 @@ static struct clk_lookup periph_clocks_lookups[] = {  	CLKDEV_CON_ID("hclk", &macb_clk),  	/* One additional fake clock for ohci */  	CLKDEV_CON_ID("ohci_clk", &uhphs_clk), +	CLKDEV_CON_DEV_ID("hclk", "at91sam9g45-lcdfb.0", &lcdc_clk), +	CLKDEV_CON_DEV_ID("hclk", "at91sam9g45es-lcdfb.0", &lcdc_clk),  	CLKDEV_CON_DEV_ID("ehci_clk", "atmel-ehci", &uhphs_clk),  	CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),  	CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk), diff --git a/arch/arm/mach-at91/at91sam9g45_devices.c b/arch/arm/mach-at91/at91sam9g45_devices.c index 827c9f2a70f..fe626d431b6 100644 --- a/arch/arm/mach-at91/at91sam9g45_devices.c +++ b/arch/arm/mach-at91/at91sam9g45_devices.c @@ -981,7 +981,6 @@ static struct resource lcdc_resources[] = {  };  static struct platform_device at91_lcdc_device = { -	.name		= "atmel_lcdfb",  	.id		= 0,  	.dev		= {  				.dma_mask		= &lcdc_dmamask, @@ -997,6 +996,11 @@ void __init at91_add_device_lcdc(struct atmel_lcdfb_info *data)  	if (!data)  		return; +	if (cpu_is_at91sam9g45es()) +		at91_lcdc_device.name = "at91sam9g45es-lcdfb"; +	else +		at91_lcdc_device.name = "at91sam9g45-lcdfb"; +  	at91_set_A_periph(AT91_PIN_PE0, 0);	/* LCDDPWR */  	at91_set_A_periph(AT91_PIN_PE2, 0);	/* LCDCC */ diff --git a/arch/arm/mach-at91/at91sam9rl.c b/arch/arm/mach-at91/at91sam9rl.c index eb98704db2d..3de3e04d0f8 100644 --- a/arch/arm/mach-at91/at91sam9rl.c +++ b/arch/arm/mach-at91/at91sam9rl.c @@ -179,6 +179,7 @@ static struct clk *periph_clocks[] __initdata = {  };  static struct clk_lookup periph_clocks_lookups[] = { +	CLKDEV_CON_DEV_ID("hclk", "at91sam9rl-lcdfb.0", &lcdc_clk),  	CLKDEV_CON_DEV_ID("hclk", "atmel_usba_udc", &utmi_clk),  	CLKDEV_CON_DEV_ID("pclk", "atmel_usba_udc", &udphs_clk),  	CLKDEV_CON_DEV_ID("t0_clk", "atmel_tcb.0", &tc0_clk), diff --git a/arch/arm/mach-at91/at91sam9rl_devices.c b/arch/arm/mach-at91/at91sam9rl_devices.c index ddf223ff35c..352468f265a 100644 --- a/arch/arm/mach-at91/at91sam9rl_devices.c +++ b/arch/arm/mach-at91/at91sam9rl_devices.c @@ -514,7 +514,7 @@ static struct resource lcdc_resources[] = {  };  static struct platform_device at91_lcdc_device = { -	.name		= "atmel_lcdfb", +	.name		= "at91sam9rl-lcdfb",  	.id		= 0,  	.dev		= {  				.dma_mask		= &lcdc_dmamask, diff --git a/arch/arm/mach-exynos/Kconfig b/arch/arm/mach-exynos/Kconfig index 70f94c87479..2f45906d6ee 100644 --- a/arch/arm/mach-exynos/Kconfig +++ b/arch/arm/mach-exynos/Kconfig @@ -276,8 +276,8 @@ config MACH_UNIVERSAL_C210  	select S5P_DEV_ONENAND  	select S5P_DEV_TV  	select S5P_GPIO_INT -	select S5P_HRT  	select S5P_SETUP_MIPIPHY +	select SAMSUNG_HRT  	help  	  Machine support for Samsung Mobile Universal S5PC210 Reference  	  Board. diff --git a/arch/arm/mach-exynos/common.c b/arch/arm/mach-exynos/common.c index d63d399c7ba..bdd957978d9 100644 --- a/arch/arm/mach-exynos/common.c +++ b/arch/arm/mach-exynos/common.c @@ -822,6 +822,7 @@ static int __init exynos_init_irq_eint(void)  	static const struct of_device_id exynos_pinctrl_ids[] = {  		{ .compatible = "samsung,exynos4210-pinctrl", },  		{ .compatible = "samsung,exynos4x12-pinctrl", }, +		{ .compatible = "samsung,exynos5250-pinctrl", },  	};  	struct device_node *pctrl_np, *wkup_np;  	const char *wkup_compat = "samsung,exynos4210-wakeup-eint"; diff --git a/arch/arm/mach-exynos/mach-universal_c210.c b/arch/arm/mach-exynos/mach-universal_c210.c index 497fcb793dc..c870b0aaa5e 100644 --- a/arch/arm/mach-exynos/mach-universal_c210.c +++ b/arch/arm/mach-exynos/mach-universal_c210.c @@ -41,7 +41,7 @@  #include <plat/mfc.h>  #include <plat/sdhci.h>  #include <plat/fimc-core.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/camport.h>  #include <mach/map.h> @@ -1094,7 +1094,7 @@ static void __init universal_map_io(void)  	exynos_init_io(NULL, 0);  	s3c24xx_init_clocks(clk_xusbxti.rate);  	s3c24xx_init_uarts(universal_uartcfgs, ARRAY_SIZE(universal_uartcfgs)); -	s5p_set_timer_source(S5P_PWM2, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM2, SAMSUNG_PWM4);  }  static void s5p_tv_setup(void) @@ -1152,7 +1152,7 @@ MACHINE_START(UNIVERSAL_C210, "UNIVERSAL_C210")  	.map_io		= universal_map_io,  	.init_machine	= universal_machine_init,  	.init_late	= exynos_init_late, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.reserve        = &universal_reserve,  	.restart	= exynos4_restart,  MACHINE_END diff --git a/arch/arm/mach-highbank/highbank.c b/arch/arm/mach-highbank/highbank.c index a4f9f50247d..76c1170b352 100644 --- a/arch/arm/mach-highbank/highbank.c +++ b/arch/arm/mach-highbank/highbank.c @@ -32,7 +32,6 @@  #include <asm/cacheflush.h>  #include <asm/cputype.h>  #include <asm/smp_plat.h> -#include <asm/smp_twd.h>  #include <asm/hardware/arm_timer.h>  #include <asm/hardware/timer-sp.h>  #include <asm/hardware/cache-l2x0.h> @@ -119,10 +118,10 @@ static void __init highbank_timer_init(void)  	sp804_clocksource_and_sched_clock_init(timer_base + 0x20, "timer1");  	sp804_clockevents_init(timer_base, irq, "timer0"); -	twd_local_timer_of_register(); -  	arch_timer_of_register();  	arch_timer_sched_clock_init(); + +	clocksource_of_init();  }  static void highbank_power_off(void) diff --git a/arch/arm/mach-imx/mach-imx6q.c b/arch/arm/mach-imx/mach-imx6q.c index 9ffd103b27e..b59ddcb57c7 100644 --- a/arch/arm/mach-imx/mach-imx6q.c +++ b/arch/arm/mach-imx/mach-imx6q.c @@ -12,6 +12,7 @@  #include <linux/clk.h>  #include <linux/clkdev.h> +#include <linux/clocksource.h>  #include <linux/cpu.h>  #include <linux/delay.h>  #include <linux/export.h> @@ -28,11 +29,9 @@  #include <linux/regmap.h>  #include <linux/micrel_phy.h>  #include <linux/mfd/syscon.h> -#include <asm/smp_twd.h>  #include <asm/hardware/cache-l2x0.h>  #include <asm/mach/arch.h>  #include <asm/mach/map.h> -#include <asm/mach/time.h>  #include <asm/system_misc.h>  #include "common.h" @@ -292,7 +291,7 @@ static void __init imx6q_init_irq(void)  static void __init imx6q_timer_init(void)  {  	mx6q_clocks_init(); -	twd_local_timer_of_register(); +	clocksource_of_init();  	imx_print_silicon_rev("i.MX6Q", imx6q_revision());  } diff --git a/arch/arm/mach-omap2/board-3430sdp.c b/arch/arm/mach-omap2/board-3430sdp.c index ce812decfac..7eb9651dd0f 100644 --- a/arch/arm/mach-omap2/board-3430sdp.c +++ b/arch/arm/mach-omap2/board-3430sdp.c @@ -445,16 +445,23 @@ static void enable_board_wakeup_source(void)  		OMAP_WAKEUP_EN | OMAP_PIN_INPUT_PULLUP);  } +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = 57, +		.vcc_gpio = -EINVAL, +	}, +	{ +		.port = 2, +		.reset_gpio = 61, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = 57, -	.reset_gpio_port[1]  = 61, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -606,6 +613,8 @@ static void __init omap_3430sdp_init(void)  	board_flash_init(sdp_flash_partitions, chip_sel_3430, 0);  	sdp3430_display_init();  	enable_board_wakeup_source(); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  } diff --git a/arch/arm/mach-omap2/board-3630sdp.c b/arch/arm/mach-omap2/board-3630sdp.c index 67447bd4564..20d6d818924 100644 --- a/arch/arm/mach-omap2/board-3630sdp.c +++ b/arch/arm/mach-omap2/board-3630sdp.c @@ -53,16 +53,23 @@ static void enable_board_wakeup_source(void)  		OMAP_WAKEUP_EN | OMAP_PIN_INPUT_PULLUP);  } +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = 126, +		.vcc_gpio = -EINVAL, +	}, +	{ +		.port = 2, +		.reset_gpio = 61, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = 126, -	.reset_gpio_port[1]  = 61, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -199,6 +206,8 @@ static void __init omap_sdp_init(void)  	board_smc91x_init();  	board_flash_init(sdp_flash_partitions, chip_sel_sdp, NAND_BUSWIDTH_16);  	enable_board_wakeup_source(); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  } diff --git a/arch/arm/mach-omap2/board-am3517crane.c b/arch/arm/mach-omap2/board-am3517crane.c index 7d3358b2e59..fc53911d0d1 100644 --- a/arch/arm/mach-omap2/board-am3517crane.c +++ b/arch/arm/mach-omap2/board-am3517crane.c @@ -47,15 +47,17 @@ static struct omap_board_mux board_mux[] __initdata = {  };  #endif +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = GPIO_USB_NRESET, +		.vcc_gpio = GPIO_USB_POWER, +		.vcc_polarity = 1, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = GPIO_USB_NRESET, -	.reset_gpio_port[1]  = -EINVAL, -	.reset_gpio_port[2]  = -EINVAL  };  static struct mtd_partition crane_nand_partitions[] = { @@ -131,13 +133,7 @@ static void __init am3517_crane_init(void)  		return;  	} -	ret = gpio_request_one(GPIO_USB_POWER, GPIOF_OUT_INIT_HIGH, -			       "usb_ehci_enable"); -	if (ret < 0) { -		pr_err("Can not request GPIO %d\n", GPIO_USB_POWER); -		return; -	} - +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	am35xx_emac_init(AM35XX_DEFAULT_MDIO_FREQUENCY, 1);  } diff --git a/arch/arm/mach-omap2/board-am3517evm.c b/arch/arm/mach-omap2/board-am3517evm.c index 9fb85908a61..191f9762ba6 100644 --- a/arch/arm/mach-omap2/board-am3517evm.c +++ b/arch/arm/mach-omap2/board-am3517evm.c @@ -274,6 +274,14 @@ static __init void am3517_evm_mcbsp1_init(void)  	omap_ctrl_writel(devconf0, OMAP2_CONTROL_DEVCONF0);  } +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = 57, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  #if defined(CONFIG_PANEL_SHARP_LQ043T1DG01) || \ @@ -282,12 +290,6 @@ static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  #else  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY,  #endif -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = 57, -	.reset_gpio_port[1]  = -EINVAL, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -349,7 +351,6 @@ static struct omap2_hsmmc_info mmc[] = {  	{}      /* Terminator */  }; -  static void __init am3517_evm_init(void)  {  	omap3_mux_init(board_mux, OMAP_PACKAGE_CBB); @@ -361,6 +362,8 @@ static void __init am3517_evm_init(void)  	/* Configure GPIO for EHCI port */  	omap_mux_init_gpio(57, OMAP_PIN_OUTPUT); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	am3517_evm_hecc_init(&am3517_evm_hecc_pdata);  	/* DSS */ diff --git a/arch/arm/mach-omap2/board-cm-t35.c b/arch/arm/mach-omap2/board-cm-t35.c index af2bb219e21..7fda3f5f8a7 100644 --- a/arch/arm/mach-omap2/board-cm-t35.c +++ b/arch/arm/mach-omap2/board-cm-t35.c @@ -419,15 +419,22 @@ static struct omap2_hsmmc_info mmc[] = {  	{}	/* Terminator */  }; +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = OMAP_MAX_GPIO_LINES + 6, +		.vcc_gpio = -EINVAL, +	}, +	{ +		.port = 2, +		.reset_gpio = OMAP_MAX_GPIO_LINES + 7, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = OMAP_MAX_GPIO_LINES + 6, -	.reset_gpio_port[1]  = OMAP_MAX_GPIO_LINES + 7, -	.reset_gpio_port[2]  = -EINVAL  };  static void  __init cm_t35_init_usbh(void) @@ -444,6 +451,7 @@ static void  __init cm_t35_init_usbh(void)  		msleep(1);  	} +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  } diff --git a/arch/arm/mach-omap2/board-cm-t3517.c b/arch/arm/mach-omap2/board-cm-t3517.c index 8e0d76b3741..4eb5e6f2f7f 100644 --- a/arch/arm/mach-omap2/board-cm-t3517.c +++ b/arch/arm/mach-omap2/board-cm-t3517.c @@ -188,15 +188,22 @@ static inline void cm_t3517_init_rtc(void) {}  #define HSUSB2_RESET_GPIO	(147)  #define USB_HUB_RESET_GPIO	(152) +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = HSUSB1_RESET_GPIO, +		.vcc_gpio = -EINVAL, +	}, +	{ +		.port = 2, +		.reset_gpio = HSUSB2_RESET_GPIO, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data cm_t3517_ehci_pdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = HSUSB1_RESET_GPIO, -	.reset_gpio_port[1]  = HSUSB2_RESET_GPIO, -	.reset_gpio_port[2]  = -EINVAL,  };  static int __init cm_t3517_init_usbh(void) @@ -213,6 +220,7 @@ static int __init cm_t3517_init_usbh(void)  		msleep(1);  	} +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&cm_t3517_ehci_pdata);  	return 0; diff --git a/arch/arm/mach-omap2/board-devkit8000.c b/arch/arm/mach-omap2/board-devkit8000.c index 53056c3b083..42fbf1ef12a 100644 --- a/arch/arm/mach-omap2/board-devkit8000.c +++ b/arch/arm/mach-omap2/board-devkit8000.c @@ -437,15 +437,7 @@ static struct platform_device *devkit8000_devices[] __initdata = {  };  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { -  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = -EINVAL, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX diff --git a/arch/arm/mach-omap2/board-igep0020.c b/arch/arm/mach-omap2/board-igep0020.c index bf92678a01d..95ccec0eeab 100644 --- a/arch/arm/mach-omap2/board-igep0020.c +++ b/arch/arm/mach-omap2/board-igep0020.c @@ -527,26 +527,28 @@ static void __init igep_i2c_init(void)  	omap3_pmic_init("twl4030", &igep_twldata);  } +static struct usbhs_phy_data igep2_phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = IGEP2_GPIO_USBH_NRESET, +		.vcc_gpio = -EINVAL, +	}, +}; + +static struct usbhs_phy_data igep3_phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = IGEP3_GPIO_USBH_NRESET, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data igep2_usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset = true, -	.reset_gpio_port[0] = IGEP2_GPIO_USBH_NRESET, -	.reset_gpio_port[1] = -EINVAL, -	.reset_gpio_port[2] = -EINVAL,  };  static struct usbhs_omap_platform_data igep3_usbhs_bdata __initdata = { -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset = true, -	.reset_gpio_port[0] = -EINVAL, -	.reset_gpio_port[1] = IGEP3_GPIO_USBH_NRESET, -	.reset_gpio_port[2] = -EINVAL,  };  #ifdef CONFIG_OMAP_MUX @@ -642,8 +644,10 @@ static void __init igep_init(void)  	if (machine_is_igep0020()) {  		omap_display_init(&igep2_dss_data);  		igep2_init_smsc911x(); +		usbhs_init_phys(igep2_phy_data, ARRAY_SIZE(igep2_phy_data));  		usbhs_init(&igep2_usbhs_bdata);  	} else { +		usbhs_init_phys(igep3_phy_data, ARRAY_SIZE(igep3_phy_data));  		usbhs_init(&igep3_usbhs_bdata);  	}  } diff --git a/arch/arm/mach-omap2/board-omap3beagle.c b/arch/arm/mach-omap2/board-omap3beagle.c index 6c949bc8625..6955a428f53 100644 --- a/arch/arm/mach-omap2/board-omap3beagle.c +++ b/arch/arm/mach-omap2/board-omap3beagle.c @@ -33,6 +33,7 @@  #include <linux/mtd/nand.h>  #include <linux/mmc/host.h>  #include <linux/usb/phy.h> +#include <linux/usb/nop-usb-xceiv.h>  #include <linux/regulator/machine.h>  #include <linux/i2c/twl.h> @@ -277,6 +278,21 @@ static struct regulator_consumer_supply beagle_vsim_supply[] = {  static struct gpio_led gpio_leds[]; +/* PHY's VCC regulator might be added later, so flag that we need it */ +static struct nop_usb_xceiv_platform_data hsusb2_phy_data = { +	.needs_vcc = true, +}; + +static struct usbhs_phy_data phy_data[] = { +	{ +		.port = 2, +		.reset_gpio = 147, +		.vcc_gpio = -1,		/* updated in beagle_twl_gpio_setup */ +		.vcc_polarity = 1,	/* updated in beagle_twl_gpio_setup */ +		.platform_data = &hsusb2_phy_data, +	}, +}; +  static int beagle_twl_gpio_setup(struct device *dev,  		unsigned gpio, unsigned ngpio)  { @@ -318,9 +334,11 @@ static int beagle_twl_gpio_setup(struct device *dev,  	}  	dvi_panel.power_down_gpio = beagle_config.dvi_pd_gpio; -	gpio_request_one(gpio + TWL4030_GPIO_MAX, beagle_config.usb_pwr_level, -			"nEN_USB_PWR"); +	/* TWL4030_GPIO_MAX i.e. LED_GPO controls HS USB Port 2 power */ +	phy_data[0].vcc_gpio = gpio + TWL4030_GPIO_MAX; +	phy_data[0].vcc_polarity = beagle_config.usb_pwr_level; +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	return 0;  } @@ -453,15 +471,7 @@ static struct platform_device *omap3_beagle_devices[] __initdata = {  };  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { - -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = 147, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -543,7 +553,9 @@ static void __init omap3_beagle_init(void)  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(NULL); +  	usbhs_init(&usbhs_bdata); +  	board_nand_init(omap3beagle_nand_partitions,  			ARRAY_SIZE(omap3beagle_nand_partitions), NAND_CS,  			NAND_BUSWIDTH_16, NULL); diff --git a/arch/arm/mach-omap2/board-omap3evm.c b/arch/arm/mach-omap2/board-omap3evm.c index 48789e0bb91..2de92facc8a 100644 --- a/arch/arm/mach-omap2/board-omap3evm.c +++ b/arch/arm/mach-omap2/board-omap3evm.c @@ -496,7 +496,7 @@ struct wl12xx_platform_data omap3evm_wlan_data __initdata = {  static struct regulator_consumer_supply omap3evm_vaux2_supplies[] = {  	REGULATOR_SUPPLY("VDD_CSIPHY1", "omap3isp"),	/* OMAP ISP */  	REGULATOR_SUPPLY("VDD_CSIPHY2", "omap3isp"),	/* OMAP ISP */ -	REGULATOR_SUPPLY("hsusb1", "ehci-omap.0"), +	REGULATOR_SUPPLY("vcc", "nop_usb_xceiv.2"),	/* hsusb port 2 */  	REGULATOR_SUPPLY("vaux2", NULL),  }; @@ -539,17 +539,16 @@ static int __init omap3_evm_i2c_init(void)  	return 0;  } -static struct usbhs_omap_platform_data usbhs_bdata __initdata = { +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = -1,	/* set at runtime */ +		.vcc_gpio = -EINVAL, +	}, +}; -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED, +static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	/* PHY reset GPIO will be runtime programmed based on EVM version */ -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = -EINVAL, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -725,7 +724,7 @@ static void __init omap3_evm_init(void)  		/* setup EHCI phy reset config */  		omap_mux_init_gpio(21, OMAP_PIN_INPUT_PULLUP); -		usbhs_bdata.reset_gpio_port[1] = 21; +		phy_data[0].reset_gpio = 21;  		/* EVM REV >= E can supply 500mA with EXTVBUS programming */  		musb_board_data.power = 500; @@ -733,10 +732,12 @@ static void __init omap3_evm_init(void)  	} else {  		/* setup EHCI phy reset on MDC */  		omap_mux_init_gpio(135, OMAP_PIN_OUTPUT); -		usbhs_bdata.reset_gpio_port[1] = 135; +		phy_data[0].reset_gpio = 135;  	}  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(&musb_board_data); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	board_nand_init(omap3evm_nand_partitions,  			ARRAY_SIZE(omap3evm_nand_partitions), NAND_CS, diff --git a/arch/arm/mach-omap2/board-omap3pandora.c b/arch/arm/mach-omap2/board-omap3pandora.c index 2bba362148a..1004d2aaa68 100644 --- a/arch/arm/mach-omap2/board-omap3pandora.c +++ b/arch/arm/mach-omap2/board-omap3pandora.c @@ -346,7 +346,7 @@ static struct regulator_consumer_supply pandora_vcc_lcd_supply[] = {  };  static struct regulator_consumer_supply pandora_usb_phy_supply[] = { -	REGULATOR_SUPPLY("hsusb1", "ehci-omap.0"), +	REGULATOR_SUPPLY("vcc", "nop_usb_xceiv.2"),	/* hsusb port 2 */  };  /* ads7846 on SPI and 2 nub controllers on I2C */ @@ -561,6 +561,14 @@ fail:  	printk(KERN_ERR "wl1251 board initialisation failed\n");  } +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = 16, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct platform_device *omap3pandora_devices[] __initdata = {  	&pandora_leds_gpio,  	&pandora_keys_gpio, @@ -569,15 +577,7 @@ static struct platform_device *omap3pandora_devices[] __initdata = {  };  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { - -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = 16, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -601,7 +601,10 @@ static void __init omap3pandora_init(void)  	spi_register_board_info(omap3pandora_spi_board_info,  			ARRAY_SIZE(omap3pandora_spi_board_info));  	omap_ads7846_init(1, OMAP3_PANDORA_TS_GPIO, 0, NULL); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata); +  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(NULL);  	gpmc_nand_init(&pandora_nand_data, NULL); diff --git a/arch/arm/mach-omap2/board-omap3stalker.c b/arch/arm/mach-omap2/board-omap3stalker.c index 95c10b3aa67..bf095648989 100644 --- a/arch/arm/mach-omap2/board-omap3stalker.c +++ b/arch/arm/mach-omap2/board-omap3stalker.c @@ -358,19 +358,20 @@ static int __init omap3_stalker_i2c_init(void)  #define OMAP3_STALKER_TS_GPIO	175 +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = 21, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct platform_device *omap3_stalker_devices[] __initdata = {  	&keys_gpio,  };  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset = true, -	.reset_gpio_port[0] = -EINVAL, -	.reset_gpio_port[1] = 21, -	.reset_gpio_port[2] = -EINVAL,  };  #ifdef CONFIG_OMAP_MUX @@ -407,6 +408,8 @@ static void __init omap3_stalker_init(void)  	omap_sdrc_init(mt46h32m32lf6_sdrc_params, NULL);  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(NULL); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	omap_ads7846_init(1, OMAP3_STALKER_TS_GPIO, 310, NULL); diff --git a/arch/arm/mach-omap2/board-omap3touchbook.c b/arch/arm/mach-omap2/board-omap3touchbook.c index bcd44fbcd87..7da48bc42bb 100644 --- a/arch/arm/mach-omap2/board-omap3touchbook.c +++ b/arch/arm/mach-omap2/board-omap3touchbook.c @@ -305,21 +305,22 @@ static struct omap_board_mux board_mux[] __initdata = {  };  #endif +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = 147, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct platform_device *omap3_touchbook_devices[] __initdata = {  	&leds_gpio,  	&keys_gpio,  };  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { -  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, - -	.phy_reset  = true, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = 147, -	.reset_gpio_port[2]  = -EINVAL  };  static void omap3_touchbook_poweroff(void) @@ -368,6 +369,8 @@ static void __init omap3_touchbook_init(void)  	omap_ads7846_init(4, OMAP3_TS_GPIO, 310, &ads7846_pdata);  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(NULL); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	board_nand_init(omap3touchbook_nand_partitions,  			ARRAY_SIZE(omap3touchbook_nand_partitions), NAND_CS, diff --git a/arch/arm/mach-omap2/board-omap4panda.c b/arch/arm/mach-omap2/board-omap4panda.c index b02c2f00609..a71ad345f20 100644 --- a/arch/arm/mach-omap2/board-omap4panda.c +++ b/arch/arm/mach-omap2/board-omap4panda.c @@ -31,6 +31,7 @@  #include <linux/ti_wilink_st.h>  #include <linux/usb/musb.h>  #include <linux/usb/phy.h> +#include <linux/usb/nop-usb-xceiv.h>  #include <linux/wl12xx.h>  #include <linux/irqchip/arm-gic.h>  #include <linux/platform_data/omap-abe-twl6040.h> @@ -132,6 +133,22 @@ static struct platform_device btwilink_device = {  	.id	= -1,  }; +/* PHY device on HS USB Port 1 i.e. nop_usb_xceiv.1 */ +static struct nop_usb_xceiv_platform_data hsusb1_phy_data = { +	/* FREF_CLK3 provides the 19.2 MHz reference clock to the PHY */ +	.clk_rate = 19200000, +}; + +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 1, +		.reset_gpio = GPIO_HUB_NRESET, +		.vcc_gpio = GPIO_HUB_POWER, +		.vcc_polarity = 1, +		.platform_data = &hsusb1_phy_data, +	}, +}; +  static struct platform_device *panda_devices[] __initdata = {  	&leds_gpio,  	&wl1271_device, @@ -142,49 +159,19 @@ static struct platform_device *panda_devices[] __initdata = {  static struct usbhs_omap_platform_data usbhs_bdata __initdata = {  	.port_mode[0] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[1] = OMAP_USBHS_PORT_MODE_UNUSED, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, -	.phy_reset  = false, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = -EINVAL, -	.reset_gpio_port[2]  = -EINVAL -}; - -static struct gpio panda_ehci_gpios[] __initdata = { -	{ GPIO_HUB_POWER,	GPIOF_OUT_INIT_LOW,  "hub_power"  }, -	{ GPIO_HUB_NRESET,	GPIOF_OUT_INIT_LOW,  "hub_nreset" },  };  static void __init omap4_ehci_init(void)  {  	int ret; -	struct clk *phy_ref_clk;  	/* FREF_CLK3 provides the 19.2 MHz reference clock to the PHY */ -	phy_ref_clk = clk_get(NULL, "auxclk3_ck"); -	if (IS_ERR(phy_ref_clk)) { -		pr_err("Cannot request auxclk3\n"); -		return; -	} -	clk_set_rate(phy_ref_clk, 19200000); -	clk_prepare_enable(phy_ref_clk); - -	/* disable the power to the usb hub prior to init and reset phy+hub */ -	ret = gpio_request_array(panda_ehci_gpios, -				 ARRAY_SIZE(panda_ehci_gpios)); -	if (ret) { -		pr_err("Unable to initialize EHCI power/reset\n"); -		return; -	} - -	gpio_export(GPIO_HUB_POWER, 0); -	gpio_export(GPIO_HUB_NRESET, 0); -	gpio_set_value(GPIO_HUB_NRESET, 1); +	ret = clk_add_alias("main_clk", "nop_usb_xceiv.1", "auxclk3_ck", NULL); +	if (ret) +		pr_err("Failed to add main_clk alias to auxclk3_ck\n"); +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata); - -	/* enable power to hub */ -	gpio_set_value(GPIO_HUB_POWER, 1);  }  static struct omap_musb_board_data musb_board_data = { diff --git a/arch/arm/mach-omap2/board-overo.c b/arch/arm/mach-omap2/board-overo.c index 86bab51154e..ab79a4422bc 100644 --- a/arch/arm/mach-omap2/board-overo.c +++ b/arch/arm/mach-omap2/board-overo.c @@ -458,14 +458,16 @@ static int __init overo_spi_init(void)  	return 0;  } +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = OVERO_GPIO_USBH_NRESET, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { -	.port_mode[0] = OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1] = OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2] = OMAP_USBHS_PORT_MODE_UNUSED, -	.phy_reset  = true, -	.reset_gpio_port[0]  = -EINVAL, -	.reset_gpio_port[1]  = OVERO_GPIO_USBH_NRESET, -	.reset_gpio_port[2]  = -EINVAL  };  #ifdef CONFIG_OMAP_MUX @@ -502,6 +504,8 @@ static void __init overo_init(void)  			ARRAY_SIZE(overo_nand_partitions), NAND_CS, 0, NULL);  	usb_bind_phy("musb-hdrc.0.auto", 0, "twl4030_usb");  	usb_musb_init(NULL); + +	usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  	usbhs_init(&usbhs_bdata);  	overo_spi_init();  	overo_init_smsc911x(); diff --git a/arch/arm/mach-omap2/board-zoom.c b/arch/arm/mach-omap2/board-zoom.c index 5e4d4c9fe61..1a3dd865d8e 100644 --- a/arch/arm/mach-omap2/board-zoom.c +++ b/arch/arm/mach-omap2/board-zoom.c @@ -92,14 +92,16 @@ static struct mtd_partition zoom_nand_partitions[] = {  	},  }; +static struct usbhs_phy_data phy_data[] __initdata = { +	{ +		.port = 2, +		.reset_gpio = ZOOM3_EHCI_RESET_GPIO, +		.vcc_gpio = -EINVAL, +	}, +}; +  static struct usbhs_omap_platform_data usbhs_bdata __initdata = { -	.port_mode[0]		= OMAP_USBHS_PORT_MODE_UNUSED,  	.port_mode[1]		= OMAP_EHCI_PORT_MODE_PHY, -	.port_mode[2]		= OMAP_USBHS_PORT_MODE_UNUSED, -	.phy_reset		= true, -	.reset_gpio_port[0]	= -EINVAL, -	.reset_gpio_port[1]	= ZOOM3_EHCI_RESET_GPIO, -	.reset_gpio_port[2]	= -EINVAL,  };  static void __init omap_zoom_init(void) @@ -109,6 +111,8 @@ static void __init omap_zoom_init(void)  	} else if (machine_is_omap_zoom3()) {  		omap3_mux_init(board_mux, OMAP_PACKAGE_CBP);  		omap_mux_init_gpio(ZOOM3_EHCI_RESET_GPIO, OMAP_PIN_OUTPUT); + +		usbhs_init_phys(phy_data, ARRAY_SIZE(phy_data));  		usbhs_init(&usbhs_bdata);  	} diff --git a/arch/arm/mach-omap2/timer.c b/arch/arm/mach-omap2/timer.c index 858ec7c17d5..f12aa6c15da 100644 --- a/arch/arm/mach-omap2/timer.c +++ b/arch/arm/mach-omap2/timer.c @@ -602,7 +602,7 @@ void __init omap4_local_timer_init(void)  		int err;  		if (of_have_populated_dt()) { -			twd_local_timer_of_register(); +			clocksource_of_init();  			return;  		} diff --git a/arch/arm/mach-omap2/usb-host.c b/arch/arm/mach-omap2/usb-host.c index 5706bdccf45..aa27d7f5cbb 100644 --- a/arch/arm/mach-omap2/usb-host.c +++ b/arch/arm/mach-omap2/usb-host.c @@ -22,8 +22,12 @@  #include <linux/platform_device.h>  #include <linux/slab.h>  #include <linux/dma-mapping.h> - -#include <asm/io.h> +#include <linux/regulator/machine.h> +#include <linux/regulator/fixed.h> +#include <linux/string.h> +#include <linux/io.h> +#include <linux/gpio.h> +#include <linux/usb/phy.h>  #include "soc.h"  #include "omap_device.h" @@ -526,3 +530,155 @@ void __init usbhs_init(struct usbhs_omap_platform_data *pdata)  }  #endif + +/* Template for PHY regulators */ +static struct fixed_voltage_config hsusb_reg_config = { +	/* .supply_name filled later */ +	.microvolts = 3300000, +	.gpio = -1,		/* updated later */ +	.startup_delay = 70000, /* 70msec */ +	.enable_high = 1,	/* updated later */ +	.enabled_at_boot = 0,	/* keep in RESET */ +	/* .init_data filled later */ +}; + +static const char *nop_name = "nop_usb_xceiv"; /* NOP PHY driver */ +static const char *reg_name = "reg-fixed-voltage"; /* Regulator driver */ + +/** + * usbhs_add_regulator - Add a gpio based fixed voltage regulator device + * @name: name for the regulator + * @dev_id: device id of the device this regulator supplies power to + * @dev_supply: supply name that the device expects + * @gpio: GPIO number + * @polarity: 1 - Active high, 0 - Active low + */ +static int usbhs_add_regulator(char *name, char *dev_id, char *dev_supply, +						int gpio, int polarity) +{ +	struct regulator_consumer_supply *supplies; +	struct regulator_init_data *reg_data; +	struct fixed_voltage_config *config; +	struct platform_device *pdev; +	int ret; + +	supplies = kzalloc(sizeof(*supplies), GFP_KERNEL); +	if (!supplies) +		return -ENOMEM; + +	supplies->supply = dev_supply; +	supplies->dev_name = dev_id; + +	reg_data = kzalloc(sizeof(*reg_data), GFP_KERNEL); +	if (!reg_data) +		return -ENOMEM; + +	reg_data->constraints.valid_ops_mask = REGULATOR_CHANGE_STATUS; +	reg_data->consumer_supplies = supplies; +	reg_data->num_consumer_supplies = 1; + +	config = kmemdup(&hsusb_reg_config, sizeof(hsusb_reg_config), +			GFP_KERNEL); +	if (!config) +		return -ENOMEM; + +	config->supply_name = name; +	config->gpio = gpio; +	config->enable_high = polarity; +	config->init_data = reg_data; + +	/* create a regulator device */ +	pdev = kzalloc(sizeof(*pdev), GFP_KERNEL); +	if (!pdev) +		return -ENOMEM; + +	pdev->id = PLATFORM_DEVID_AUTO; +	pdev->name = reg_name; +	pdev->dev.platform_data = config; + +	ret = platform_device_register(pdev); +	if (ret) +		pr_err("%s: Failed registering regulator %s for %s\n", +				__func__, name, dev_id); + +	return ret; +} + +int usbhs_init_phys(struct usbhs_phy_data *phy, int num_phys) +{ +	char *rail_name; +	int i, len; +	struct platform_device *pdev; +	char *phy_id; + +	/* the phy_id will be something like "nop_usb_xceiv.1" */ +	len = strlen(nop_name) + 3; /* 3 -> ".1" and NULL terminator */ + +	for (i = 0; i < num_phys; i++) { + +		if (!phy->port) { +			pr_err("%s: Invalid port 0. Must start from 1\n", +						__func__); +			continue; +		} + +		/* do we need a NOP PHY device ? */ +		if (!gpio_is_valid(phy->reset_gpio) && +			!gpio_is_valid(phy->vcc_gpio)) +			continue; + +		/* create a NOP PHY device */ +		pdev = kzalloc(sizeof(*pdev), GFP_KERNEL); +		if (!pdev) +			return -ENOMEM; + +		pdev->id = phy->port; +		pdev->name = nop_name; +		pdev->dev.platform_data = phy->platform_data; + +		phy_id = kmalloc(len, GFP_KERNEL); +		if (!phy_id) +			return -ENOMEM; + +		scnprintf(phy_id, len, "nop_usb_xceiv.%d\n", +					pdev->id); + +		if (platform_device_register(pdev)) { +			pr_err("%s: Failed to register device %s\n", +				__func__,  phy_id); +			continue; +		} + +		usb_bind_phy("ehci-omap.0", phy->port - 1, phy_id); + +		/* Do we need RESET regulator ? */ +		if (gpio_is_valid(phy->reset_gpio)) { + +			rail_name = kmalloc(13, GFP_KERNEL); +			if (!rail_name) +				return -ENOMEM; + +			scnprintf(rail_name, 13, "hsusb%d_reset", phy->port); + +			usbhs_add_regulator(rail_name, phy_id, "reset", +						phy->reset_gpio, 1); +		} + +		/* Do we need VCC regulator ? */ +		if (gpio_is_valid(phy->vcc_gpio)) { + +			rail_name = kmalloc(13, GFP_KERNEL); +			if (!rail_name) +				return -ENOMEM; + +			scnprintf(rail_name, 13, "hsusb%d_vcc", phy->port); + +			usbhs_add_regulator(rail_name, phy_id, "vcc", +					phy->vcc_gpio, phy->vcc_polarity); +		} + +		phy++; +	} + +	return 0; +} diff --git a/arch/arm/mach-omap2/usb.h b/arch/arm/mach-omap2/usb.h index 3319f5cf47a..e7261ebcf7b 100644 --- a/arch/arm/mach-omap2/usb.h +++ b/arch/arm/mach-omap2/usb.h @@ -53,8 +53,17 @@  #define USBPHY_OTGSESSEND_EN	(1 << 20)  #define USBPHY_DATA_POLARITY	(1 << 23) +struct usbhs_phy_data { +	int port;		/* 1 indexed port number */ +	int reset_gpio; +	int vcc_gpio; +	bool vcc_polarity;	/* 1 active high, 0 active low */ +	void *platform_data; +}; +  extern void usb_musb_init(struct omap_musb_board_data *board_data);  extern void usbhs_init(struct usbhs_omap_platform_data *pdata); +extern int usbhs_init_phys(struct usbhs_phy_data *phy, int num_phys);  extern void am35x_musb_reset(void);  extern void am35x_musb_phy_power(u8 on); diff --git a/arch/arm/mach-s3c24xx/Kconfig b/arch/arm/mach-s3c24xx/Kconfig index 37f513d1588..0a8663c5f2b 100644 --- a/arch/arm/mach-s3c24xx/Kconfig +++ b/arch/arm/mach-s3c24xx/Kconfig @@ -30,6 +30,7 @@ config CPU_S3C2410  	select S3C2410_CLOCK  	select S3C2410_CPUFREQ if CPU_FREQ_S3C24XX  	select S3C2410_PM if PM +	select SAMSUNG_HRT  	help  	  Support for S3C2410 and S3C2410A family from the S3C24XX line  	  of Samsung Mobile CPUs. @@ -41,6 +42,7 @@ config CPU_S3C2412  	select CPU_LLSERIAL_S3C2440  	select S3C2412_DMA if S3C24XX_DMA  	select S3C2412_PM if PM +	select SAMSUNG_HRT  	help  	  Support for the S3C2412 and S3C2413 SoCs from the S3C24XX line @@ -53,6 +55,7 @@ config CPU_S3C2416  	select S3C2443_COMMON  	select S3C2443_DMA if S3C24XX_DMA  	select SAMSUNG_CLKSRC +	select SAMSUNG_HRT  	help  	  Support for the S3C2416 SoC from the S3C24XX line @@ -63,6 +66,7 @@ config CPU_S3C2440  	select S3C2410_CLOCK  	select S3C2410_PM if PM  	select S3C2440_DMA if S3C24XX_DMA +	select SAMSUNG_HRT  	help  	  Support for S3C2440 Samsung Mobile CPU based systems. @@ -72,6 +76,7 @@ config CPU_S3C2442  	select CPU_LLSERIAL_S3C2440  	select S3C2410_CLOCK  	select S3C2410_PM if PM +	select SAMSUNG_HRT  	help  	  Support for S3C2442 Samsung Mobile CPU based systems. @@ -87,6 +92,7 @@ config CPU_S3C2443  	select S3C2443_COMMON  	select S3C2443_DMA if S3C24XX_DMA  	select SAMSUNG_CLKSRC +	select SAMSUNG_HRT  	help  	  Support for the S3C2443 SoC from the S3C24XX line @@ -401,6 +407,7 @@ config S3C2412_DMA  config S3C2412_PM  	bool  	select S3C2412_PM_SLEEP +	select SAMSUNG_WAKEMASK  	help  	  Internal config node to apply S3C2412 power management diff --git a/arch/arm/mach-s3c24xx/Makefile b/arch/arm/mach-s3c24xx/Makefile index af53d27d5c3..be6e4d0e6f1 100644 --- a/arch/arm/mach-s3c24xx/Makefile +++ b/arch/arm/mach-s3c24xx/Makefile @@ -22,7 +22,7 @@ obj-$(CONFIG_S3C2410_DMA)	+= dma-s3c2410.o  obj-$(CONFIG_S3C2410_PLL)	+= pll-s3c2410.o  obj-$(CONFIG_S3C2410_PM)	+= pm-s3c2410.o sleep-s3c2410.o -obj-$(CONFIG_CPU_S3C2412)	+= s3c2412.o irq-s3c2412.o clock-s3c2412.o +obj-$(CONFIG_CPU_S3C2412)	+= s3c2412.o clock-s3c2412.o  obj-$(CONFIG_S3C2412_CPUFREQ)	+= cpufreq-s3c2412.o  obj-$(CONFIG_S3C2412_DMA)	+= dma-s3c2412.o  obj-$(CONFIG_S3C2412_PM)	+= pm-s3c2412.o @@ -31,9 +31,9 @@ obj-$(CONFIG_S3C2412_PM_SLEEP)	+= sleep-s3c2412.o  obj-$(CONFIG_CPU_S3C2416)	+= s3c2416.o clock-s3c2416.o  obj-$(CONFIG_S3C2416_PM)	+= pm-s3c2416.o -obj-$(CONFIG_CPU_S3C2440)	+= s3c2440.o irq-s3c2440.o clock-s3c2440.o +obj-$(CONFIG_CPU_S3C2440)	+= s3c2440.o clock-s3c2440.o  obj-$(CONFIG_CPU_S3C2442)	+= s3c2442.o -obj-$(CONFIG_CPU_S3C244X)	+= s3c244x.o irq-s3c244x.o clock-s3c244x.o +obj-$(CONFIG_CPU_S3C244X)	+= s3c244x.o clock-s3c244x.o  obj-$(CONFIG_S3C2440_CPUFREQ)	+= cpufreq-s3c2440.o  obj-$(CONFIG_S3C2440_DMA)	+= dma-s3c2440.o  obj-$(CONFIG_S3C2440_PLL_12000000) += pll-s3c2440-12000000.o diff --git a/arch/arm/mach-s3c24xx/bast-irq.c b/arch/arm/mach-s3c24xx/bast-irq.c index c0daa9590b4..cb1b791954d 100644 --- a/arch/arm/mach-s3c24xx/bast-irq.c +++ b/arch/arm/mach-s3c24xx/bast-irq.c @@ -34,8 +34,6 @@  #include <mach/hardware.h>  #include <mach/regs-irq.h> -#include <plat/irq.h> -  #include "bast.h"  #define irqdbf(x...) diff --git a/arch/arm/mach-s3c24xx/clock-s3c2410.c b/arch/arm/mach-s3c24xx/clock-s3c2410.c index 641266f3d15..34fffdf6fc1 100644 --- a/arch/arm/mach-s3c24xx/clock-s3c2410.c +++ b/arch/arm/mach-s3c24xx/clock-s3c2410.c @@ -40,7 +40,6 @@  #include <mach/regs-clock.h>  #include <mach/regs-gpio.h> -#include <plat/s3c2410.h>  #include <plat/clock.h>  #include <plat/cpu.h> diff --git a/arch/arm/mach-s3c24xx/clock-s3c2412.c b/arch/arm/mach-s3c24xx/clock-s3c2412.c index d10b695a906..2cc017da88f 100644 --- a/arch/arm/mach-s3c24xx/clock-s3c2412.c +++ b/arch/arm/mach-s3c24xx/clock-s3c2412.c @@ -41,7 +41,6 @@  #include <mach/regs-clock.h>  #include <mach/regs-gpio.h> -#include <plat/s3c2412.h>  #include <plat/clock.h>  #include <plat/cpu.h> diff --git a/arch/arm/mach-s3c24xx/clock-s3c2416.c b/arch/arm/mach-s3c24xx/clock-s3c2416.c index 14a81c2317a..036056cea57 100644 --- a/arch/arm/mach-s3c24xx/clock-s3c2416.c +++ b/arch/arm/mach-s3c24xx/clock-s3c2416.c @@ -14,7 +14,6 @@  #include <linux/init.h>  #include <linux/clk.h> -#include <plat/s3c2416.h>  #include <plat/clock.h>  #include <plat/clock-clksrc.h>  #include <plat/cpu.h> diff --git a/arch/arm/mach-s3c24xx/clock-s3c2443.c b/arch/arm/mach-s3c24xx/clock-s3c2443.c index bdaba59b42d..0a53051b078 100644 --- a/arch/arm/mach-s3c24xx/clock-s3c2443.c +++ b/arch/arm/mach-s3c24xx/clock-s3c2443.c @@ -41,7 +41,6 @@  #include <plat/cpu-freq.h> -#include <plat/s3c2443.h>  #include <plat/clock.h>  #include <plat/clock-clksrc.h>  #include <plat/cpu.h> diff --git a/arch/arm/mach-s3c24xx/common-smdk.c b/arch/arm/mach-s3c24xx/common-smdk.c index 3b2cf6db363..404444dd384 100644 --- a/arch/arm/mach-s3c24xx/common-smdk.c +++ b/arch/arm/mach-s3c24xx/common-smdk.c @@ -41,11 +41,12 @@  #include <linux/platform_data/mtd-nand-s3c2410.h> -#include <plat/common-smdk.h>  #include <plat/gpio-cfg.h>  #include <plat/devs.h>  #include <plat/pm.h> +#include "common-smdk.h" +  /* LED devices */  static struct s3c24xx_led_platdata smdk_pdata_led4 = { diff --git a/arch/arm/plat-samsung/include/plat/common-smdk.h b/arch/arm/mach-s3c24xx/common-smdk.h index ba028f1ed30..98f733e1cb4 100644 --- a/arch/arm/plat-samsung/include/plat/common-smdk.h +++ b/arch/arm/mach-s3c24xx/common-smdk.h @@ -1,5 +1,4 @@ -/* linux/arch/arm/plat-samsung/include/plat/common-smdk.h - * +/*   * Copyright (c) 2006 Simtec Electronics   *	Ben Dooks <ben@simtec.co.uk>   * diff --git a/arch/arm/mach-s3c24xx/common.c b/arch/arm/mach-s3c24xx/common.c index 6bcf87f65f9..d97533d21ac 100644 --- a/arch/arm/mach-s3c24xx/common.c +++ b/arch/arm/mach-s3c24xx/common.c @@ -47,14 +47,11 @@  #include <plat/cpu.h>  #include <plat/devs.h>  #include <plat/clock.h> -#include <plat/s3c2410.h> -#include <plat/s3c2412.h> -#include <plat/s3c2416.h> -#include <plat/s3c244x.h> -#include <plat/s3c2443.h>  #include <plat/cpu-freq.h>  #include <plat/pll.h> +#include "common.h" +  /* table of supported CPUs */  static const char name_s3c2410[]  = "S3C2410"; diff --git a/arch/arm/mach-s3c24xx/common.h b/arch/arm/mach-s3c24xx/common.h index ed6276fcaa3..abefeb38bba 100644 --- a/arch/arm/mach-s3c24xx/common.h +++ b/arch/arm/mach-s3c24xx/common.h @@ -12,8 +12,97 @@  #ifndef __ARCH_ARM_MACH_S3C24XX_COMMON_H  #define __ARCH_ARM_MACH_S3C24XX_COMMON_H __FILE__ -void s3c2410_restart(char mode, const char *cmd); -void s3c244x_restart(char mode, const char *cmd); +struct s3c2410_uartcfg; + +#ifdef CONFIG_CPU_S3C2410 +extern  int s3c2410_init(void); +extern  int s3c2410a_init(void); +extern void s3c2410_map_io(void); +extern void s3c2410_init_uarts(struct s3c2410_uartcfg *cfg, int no); +extern void s3c2410_init_clocks(int xtal); +extern void s3c2410_restart(char mode, const char *cmd); +#else +#define s3c2410_init_clocks NULL +#define s3c2410_init_uarts NULL +#define s3c2410_map_io NULL +#define s3c2410_init NULL +#define s3c2410a_init NULL +#endif + +#ifdef CONFIG_CPU_S3C2412 +extern  int s3c2412_init(void); +extern void s3c2412_map_io(void); +extern void s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no); +extern void s3c2412_init_clocks(int xtal); +extern  int s3c2412_baseclk_add(void); +extern void s3c2412_restart(char mode, const char *cmd); +extern void s3c2412_init_irq(void); +#else +#define s3c2412_init_clocks NULL +#define s3c2412_init_uarts NULL +#define s3c2412_map_io NULL +#define s3c2412_init NULL +#endif + +#ifdef CONFIG_CPU_S3C2416 +extern  int s3c2416_init(void); +extern void s3c2416_map_io(void); +extern void s3c2416_init_uarts(struct s3c2410_uartcfg *cfg, int no); +extern void s3c2416_init_clocks(int xtal); +extern  int s3c2416_baseclk_add(void); +extern void s3c2416_restart(char mode, const char *cmd); +extern void s3c2416_init_irq(void); + +extern struct syscore_ops s3c2416_irq_syscore_ops; +#else +#define s3c2416_init_clocks NULL +#define s3c2416_init_uarts NULL +#define s3c2416_map_io NULL +#define s3c2416_init NULL +#endif + +#if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2442) +extern void s3c244x_map_io(void); +extern void s3c244x_init_uarts(struct s3c2410_uartcfg *cfg, int no); +extern void s3c244x_init_clocks(int xtal); +extern void s3c244x_restart(char mode, const char *cmd); +#else +#define s3c244x_init_clocks NULL +#define s3c244x_init_uarts NULL +#endif + +#ifdef CONFIG_CPU_S3C2440 +extern  int s3c2440_init(void); +extern void s3c2440_map_io(void); +extern void s3c2440_init_irq(void); +#else +#define s3c2440_init NULL +#define s3c2440_map_io NULL +#endif + +#ifdef CONFIG_CPU_S3C2442 +extern  int s3c2442_init(void); +extern void s3c2442_map_io(void); +extern void s3c2442_init_irq(void); +#else +#define s3c2442_init NULL +#define s3c2442_map_io NULL +#endif + +#ifdef CONFIG_CPU_S3C2443 +extern  int s3c2443_init(void); +extern void s3c2443_map_io(void); +extern void s3c2443_init_uarts(struct s3c2410_uartcfg *cfg, int no); +extern void s3c2443_init_clocks(int xtal); +extern  int s3c2443_baseclk_add(void); +extern void s3c2443_restart(char mode, const char *cmd); +extern void s3c2443_init_irq(void); +#else +#define s3c2443_init_clocks NULL +#define s3c2443_init_uarts NULL +#define s3c2443_map_io NULL +#define s3c2443_init NULL +#endif  extern struct syscore_ops s3c24xx_irq_syscore_ops; diff --git a/arch/arm/mach-s3c24xx/dma-s3c2410.c b/arch/arm/mach-s3c24xx/dma-s3c2410.c index 25d085adc93..a6c94b82095 100644 --- a/arch/arm/mach-s3c24xx/dma-s3c2410.c +++ b/arch/arm/mach-s3c24xx/dma-s3c2410.c @@ -28,7 +28,6 @@  #include <plat/regs-ac97.h>  #include <plat/regs-dma.h>  #include <mach/regs-lcd.h> -#include <mach/regs-sdi.h>  #include <plat/regs-iis.h>  #include <plat/regs-spi.h> diff --git a/arch/arm/mach-s3c24xx/dma-s3c2412.c b/arch/arm/mach-s3c24xx/dma-s3c2412.c index d2408ba372c..c0e8c3f5057 100644 --- a/arch/arm/mach-s3c24xx/dma-s3c2412.c +++ b/arch/arm/mach-s3c24xx/dma-s3c2412.c @@ -28,7 +28,6 @@  #include <plat/regs-ac97.h>  #include <plat/regs-dma.h>  #include <mach/regs-lcd.h> -#include <mach/regs-sdi.h>  #include <plat/regs-iis.h>  #include <plat/regs-spi.h> diff --git a/arch/arm/mach-s3c24xx/dma-s3c2440.c b/arch/arm/mach-s3c24xx/dma-s3c2440.c index 0b86e74d104..1c08eccd942 100644 --- a/arch/arm/mach-s3c24xx/dma-s3c2440.c +++ b/arch/arm/mach-s3c24xx/dma-s3c2440.c @@ -28,7 +28,6 @@  #include <plat/regs-ac97.h>  #include <plat/regs-dma.h>  #include <mach/regs-lcd.h> -#include <mach/regs-sdi.h>  #include <plat/regs-iis.h>  #include <plat/regs-spi.h> diff --git a/arch/arm/mach-s3c24xx/dma-s3c2443.c b/arch/arm/mach-s3c24xx/dma-s3c2443.c index 05536254a3f..000e4c69fce 100644 --- a/arch/arm/mach-s3c24xx/dma-s3c2443.c +++ b/arch/arm/mach-s3c24xx/dma-s3c2443.c @@ -28,7 +28,6 @@  #include <plat/regs-ac97.h>  #include <plat/regs-dma.h>  #include <mach/regs-lcd.h> -#include <mach/regs-sdi.h>  #include <plat/regs-iis.h>  #include <plat/regs-spi.h> diff --git a/arch/arm/mach-s3c24xx/include/mach/irqs.h b/arch/arm/mach-s3c24xx/include/mach/irqs.h index b7a9f4d469e..43cada8019b 100644 --- a/arch/arm/mach-s3c24xx/include/mach/irqs.h +++ b/arch/arm/mach-s3c24xx/include/mach/irqs.h @@ -59,49 +59,53 @@  #define IRQ_ADCPARENT  S3C2410_IRQ(31)  /* interrupts generated from the external interrupts sources */ -#define IRQ_EINT4      S3C2410_IRQ(32)	   /* 48 */ -#define IRQ_EINT5      S3C2410_IRQ(33) -#define IRQ_EINT6      S3C2410_IRQ(34) -#define IRQ_EINT7      S3C2410_IRQ(35) -#define IRQ_EINT8      S3C2410_IRQ(36) -#define IRQ_EINT9      S3C2410_IRQ(37) -#define IRQ_EINT10     S3C2410_IRQ(38) -#define IRQ_EINT11     S3C2410_IRQ(39) -#define IRQ_EINT12     S3C2410_IRQ(40) -#define IRQ_EINT13     S3C2410_IRQ(41) -#define IRQ_EINT14     S3C2410_IRQ(42) -#define IRQ_EINT15     S3C2410_IRQ(43) -#define IRQ_EINT16     S3C2410_IRQ(44) -#define IRQ_EINT17     S3C2410_IRQ(45) -#define IRQ_EINT18     S3C2410_IRQ(46) -#define IRQ_EINT19     S3C2410_IRQ(47) -#define IRQ_EINT20     S3C2410_IRQ(48)	   /* 64 */ -#define IRQ_EINT21     S3C2410_IRQ(49) -#define IRQ_EINT22     S3C2410_IRQ(50) -#define IRQ_EINT23     S3C2410_IRQ(51) +#define IRQ_EINT0_2412 S3C2410_IRQ(32) +#define IRQ_EINT1_2412 S3C2410_IRQ(33) +#define IRQ_EINT2_2412 S3C2410_IRQ(34) +#define IRQ_EINT3_2412 S3C2410_IRQ(35) +#define IRQ_EINT4      S3C2410_IRQ(36)	   /* 52 */ +#define IRQ_EINT5      S3C2410_IRQ(37) +#define IRQ_EINT6      S3C2410_IRQ(38) +#define IRQ_EINT7      S3C2410_IRQ(39) +#define IRQ_EINT8      S3C2410_IRQ(40) +#define IRQ_EINT9      S3C2410_IRQ(41) +#define IRQ_EINT10     S3C2410_IRQ(42) +#define IRQ_EINT11     S3C2410_IRQ(43) +#define IRQ_EINT12     S3C2410_IRQ(44) +#define IRQ_EINT13     S3C2410_IRQ(45) +#define IRQ_EINT14     S3C2410_IRQ(46) +#define IRQ_EINT15     S3C2410_IRQ(47) +#define IRQ_EINT16     S3C2410_IRQ(48) +#define IRQ_EINT17     S3C2410_IRQ(49) +#define IRQ_EINT18     S3C2410_IRQ(50) +#define IRQ_EINT19     S3C2410_IRQ(51) +#define IRQ_EINT20     S3C2410_IRQ(52)	   /* 68 */ +#define IRQ_EINT21     S3C2410_IRQ(53) +#define IRQ_EINT22     S3C2410_IRQ(54) +#define IRQ_EINT23     S3C2410_IRQ(55)  #define IRQ_EINT_BIT(x)	((x) - IRQ_EINT4 + 4)  #define IRQ_EINT(x)    (((x) >= 4) ? (IRQ_EINT4 + (x) - 4) : (IRQ_EINT0 + (x))) -#define IRQ_LCD_FIFO   S3C2410_IRQ(52) -#define IRQ_LCD_FRAME  S3C2410_IRQ(53) +#define IRQ_LCD_FIFO   S3C2410_IRQ(56) +#define IRQ_LCD_FRAME  S3C2410_IRQ(57)  /* IRQs for the interal UARTs, and ADC   * these need to be ordered in number of appearance in the   * SUBSRC mask register  */ -#define S3C2410_IRQSUB(x)	S3C2410_IRQ((x)+54) +#define S3C2410_IRQSUB(x)	S3C2410_IRQ((x)+58) -#define IRQ_S3CUART_RX0		S3C2410_IRQSUB(0)	/* 70 */ +#define IRQ_S3CUART_RX0		S3C2410_IRQSUB(0)	/* 74 */  #define IRQ_S3CUART_TX0		S3C2410_IRQSUB(1)  #define IRQ_S3CUART_ERR0	S3C2410_IRQSUB(2) -#define IRQ_S3CUART_RX1		S3C2410_IRQSUB(3)	/* 73 */ +#define IRQ_S3CUART_RX1		S3C2410_IRQSUB(3)	/* 77 */  #define IRQ_S3CUART_TX1		S3C2410_IRQSUB(4)  #define IRQ_S3CUART_ERR1	S3C2410_IRQSUB(5) -#define IRQ_S3CUART_RX2		S3C2410_IRQSUB(6)	/* 76 */ +#define IRQ_S3CUART_RX2		S3C2410_IRQSUB(6)	/* 80 */  #define IRQ_S3CUART_TX2		S3C2410_IRQSUB(7)  #define IRQ_S3CUART_ERR2	S3C2410_IRQSUB(8) @@ -136,7 +140,7 @@  /* second interrupt-register of s3c2416/s3c2450 */ -#define S3C2416_IRQ(x)		S3C2410_IRQ((x) + 54 + 29) +#define S3C2416_IRQ(x)		S3C2410_IRQ((x) + 58 + 29)  #define IRQ_S3C2416_2D		S3C2416_IRQ(0)  #define IRQ_S3C2416_IIC1	S3C2416_IRQ(1)  #define IRQ_S3C2416_RESERVED2	S3C2416_IRQ(2) diff --git a/arch/arm/mach-s3c24xx/include/mach/regs-sdi.h b/arch/arm/mach-s3c24xx/include/mach/regs-sdi.h deleted file mode 100644 index cbf2d8884e3..00000000000 --- a/arch/arm/mach-s3c24xx/include/mach/regs-sdi.h +++ /dev/null @@ -1,127 +0,0 @@ -/* arch/arm/mach-s3c2410/include/mach/regs-sdi.h - * - * Copyright (c) 2004 Simtec Electronics <linux@simtec.co.uk> - *		      http://www.simtec.co.uk/products/SWLINUX/ - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. - * - * S3C2410 MMC/SDIO register definitions -*/ - -#ifndef __ASM_ARM_REGS_SDI -#define __ASM_ARM_REGS_SDI "regs-sdi.h" - -#define S3C2410_SDICON                (0x00) -#define S3C2410_SDIPRE                (0x04) -#define S3C2410_SDICMDARG             (0x08) -#define S3C2410_SDICMDCON             (0x0C) -#define S3C2410_SDICMDSTAT            (0x10) -#define S3C2410_SDIRSP0               (0x14) -#define S3C2410_SDIRSP1               (0x18) -#define S3C2410_SDIRSP2               (0x1C) -#define S3C2410_SDIRSP3               (0x20) -#define S3C2410_SDITIMER              (0x24) -#define S3C2410_SDIBSIZE              (0x28) -#define S3C2410_SDIDCON               (0x2C) -#define S3C2410_SDIDCNT               (0x30) -#define S3C2410_SDIDSTA               (0x34) -#define S3C2410_SDIFSTA               (0x38) - -#define S3C2410_SDIDATA               (0x3C) -#define S3C2410_SDIIMSK               (0x40) - -#define S3C2440_SDIDATA               (0x40) -#define S3C2440_SDIIMSK               (0x3C) - -#define S3C2440_SDICON_SDRESET        (1<<8) -#define S3C2440_SDICON_MMCCLOCK       (1<<5) -#define S3C2410_SDICON_BYTEORDER      (1<<4) -#define S3C2410_SDICON_SDIOIRQ        (1<<3) -#define S3C2410_SDICON_RWAITEN        (1<<2) -#define S3C2410_SDICON_FIFORESET      (1<<1) -#define S3C2410_SDICON_CLOCKTYPE      (1<<0) - -#define S3C2410_SDICMDCON_ABORT       (1<<12) -#define S3C2410_SDICMDCON_WITHDATA    (1<<11) -#define S3C2410_SDICMDCON_LONGRSP     (1<<10) -#define S3C2410_SDICMDCON_WAITRSP     (1<<9) -#define S3C2410_SDICMDCON_CMDSTART    (1<<8) -#define S3C2410_SDICMDCON_SENDERHOST  (1<<6) -#define S3C2410_SDICMDCON_INDEX       (0x3f) - -#define S3C2410_SDICMDSTAT_CRCFAIL    (1<<12) -#define S3C2410_SDICMDSTAT_CMDSENT    (1<<11) -#define S3C2410_SDICMDSTAT_CMDTIMEOUT (1<<10) -#define S3C2410_SDICMDSTAT_RSPFIN     (1<<9) -#define S3C2410_SDICMDSTAT_XFERING    (1<<8) -#define S3C2410_SDICMDSTAT_INDEX      (0xff) - -#define S3C2440_SDIDCON_DS_BYTE       (0<<22) -#define S3C2440_SDIDCON_DS_HALFWORD   (1<<22) -#define S3C2440_SDIDCON_DS_WORD       (2<<22) -#define S3C2410_SDIDCON_IRQPERIOD     (1<<21) -#define S3C2410_SDIDCON_TXAFTERRESP   (1<<20) -#define S3C2410_SDIDCON_RXAFTERCMD    (1<<19) -#define S3C2410_SDIDCON_BUSYAFTERCMD  (1<<18) -#define S3C2410_SDIDCON_BLOCKMODE     (1<<17) -#define S3C2410_SDIDCON_WIDEBUS       (1<<16) -#define S3C2410_SDIDCON_DMAEN         (1<<15) -#define S3C2410_SDIDCON_STOP          (1<<14) -#define S3C2440_SDIDCON_DATSTART      (1<<14) -#define S3C2410_SDIDCON_DATMODE	      (3<<12) -#define S3C2410_SDIDCON_BLKNUM        (0x7ff) - -/* constants for S3C2410_SDIDCON_DATMODE */ -#define S3C2410_SDIDCON_XFER_READY    (0<<12) -#define S3C2410_SDIDCON_XFER_CHKSTART (1<<12) -#define S3C2410_SDIDCON_XFER_RXSTART  (2<<12) -#define S3C2410_SDIDCON_XFER_TXSTART  (3<<12) - -#define S3C2410_SDIDCON_BLKNUM_MASK   (0xFFF) -#define S3C2410_SDIDCNT_BLKNUM_SHIFT  (12) - -#define S3C2410_SDIDSTA_RDYWAITREQ    (1<<10) -#define S3C2410_SDIDSTA_SDIOIRQDETECT (1<<9) -#define S3C2410_SDIDSTA_FIFOFAIL      (1<<8)	/* reserved on 2440 */ -#define S3C2410_SDIDSTA_CRCFAIL       (1<<7) -#define S3C2410_SDIDSTA_RXCRCFAIL     (1<<6) -#define S3C2410_SDIDSTA_DATATIMEOUT   (1<<5) -#define S3C2410_SDIDSTA_XFERFINISH    (1<<4) -#define S3C2410_SDIDSTA_BUSYFINISH    (1<<3) -#define S3C2410_SDIDSTA_SBITERR       (1<<2)	/* reserved on 2410a/2440 */ -#define S3C2410_SDIDSTA_TXDATAON      (1<<1) -#define S3C2410_SDIDSTA_RXDATAON      (1<<0) - -#define S3C2440_SDIFSTA_FIFORESET      (1<<16) -#define S3C2440_SDIFSTA_FIFOFAIL       (3<<14)  /* 3 is correct (2 bits) */ -#define S3C2410_SDIFSTA_TFDET          (1<<13) -#define S3C2410_SDIFSTA_RFDET          (1<<12) -#define S3C2410_SDIFSTA_TFHALF         (1<<11) -#define S3C2410_SDIFSTA_TFEMPTY        (1<<10) -#define S3C2410_SDIFSTA_RFLAST         (1<<9) -#define S3C2410_SDIFSTA_RFFULL         (1<<8) -#define S3C2410_SDIFSTA_RFHALF         (1<<7) -#define S3C2410_SDIFSTA_COUNTMASK      (0x7f) - -#define S3C2410_SDIIMSK_RESPONSECRC    (1<<17) -#define S3C2410_SDIIMSK_CMDSENT        (1<<16) -#define S3C2410_SDIIMSK_CMDTIMEOUT     (1<<15) -#define S3C2410_SDIIMSK_RESPONSEND     (1<<14) -#define S3C2410_SDIIMSK_READWAIT       (1<<13) -#define S3C2410_SDIIMSK_SDIOIRQ        (1<<12) -#define S3C2410_SDIIMSK_FIFOFAIL       (1<<11) -#define S3C2410_SDIIMSK_CRCSTATUS      (1<<10) -#define S3C2410_SDIIMSK_DATACRC        (1<<9) -#define S3C2410_SDIIMSK_DATATIMEOUT    (1<<8) -#define S3C2410_SDIIMSK_DATAFINISH     (1<<7) -#define S3C2410_SDIIMSK_BUSYFINISH     (1<<6) -#define S3C2410_SDIIMSK_SBITERR        (1<<5)	/* reserved 2440/2410a */ -#define S3C2410_SDIIMSK_TXFIFOHALF     (1<<4) -#define S3C2410_SDIIMSK_TXFIFOEMPTY    (1<<3) -#define S3C2410_SDIIMSK_RXFIFOLAST     (1<<2) -#define S3C2410_SDIIMSK_RXFIFOFULL     (1<<1) -#define S3C2410_SDIIMSK_RXFIFOHALF     (1<<0) - -#endif /* __ASM_ARM_REGS_SDI */ diff --git a/arch/arm/mach-s3c24xx/irq-pm.c b/arch/arm/mach-s3c24xx/irq-pm.c index e1199599873..b91341ef2b2 100644 --- a/arch/arm/mach-s3c24xx/irq-pm.c +++ b/arch/arm/mach-s3c24xx/irq-pm.c @@ -16,10 +16,15 @@  #include <linux/interrupt.h>  #include <linux/irq.h>  #include <linux/syscore_ops.h> +#include <linux/io.h>  #include <plat/cpu.h>  #include <plat/pm.h> -#include <plat/irq.h> +#include <plat/map-base.h> +#include <plat/map-s3c.h> + +#include <mach/regs-irq.h> +#include <mach/regs-gpio.h>  #include <asm/irq.h> diff --git a/arch/arm/mach-s3c24xx/irq-s3c2412.c b/arch/arm/mach-s3c24xx/irq-s3c2412.c deleted file mode 100644 index 67d763178d3..00000000000 --- a/arch/arm/mach-s3c24xx/irq-s3c2412.c +++ /dev/null @@ -1,215 +0,0 @@ -/* linux/arch/arm/mach-s3c2412/irq.c - * - * Copyright (c) 2006 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - * -*/ - -#include <linux/init.h> -#include <linux/module.h> -#include <linux/interrupt.h> -#include <linux/ioport.h> -#include <linux/device.h> -#include <linux/io.h> - -#include <mach/hardware.h> -#include <asm/irq.h> - -#include <asm/mach/irq.h> - -#include <mach/regs-irq.h> -#include <mach/regs-gpio.h> - -#include <plat/cpu.h> -#include <plat/irq.h> -#include <plat/pm.h> - -#include "s3c2412-power.h" - -#define INTMSK(start, end) ((1 << ((end) + 1 - (start))) - 1) -#define INTMSK_SUB(start, end) (INTMSK(start, end) << ((start - S3C2410_IRQSUB(0)))) - -/* the s3c2412 changes the behaviour of IRQ_EINT0 through IRQ_EINT3 by - * having them turn up in both the INT* and the EINT* registers. Whilst - * both show the status, they both now need to be acked when the IRQs - * go off. -*/ - -static void -s3c2412_irq_mask(struct irq_data *data) -{ -	unsigned long bitval = 1UL << (data->irq - IRQ_EINT0); -	unsigned long mask; - -	mask = __raw_readl(S3C2410_INTMSK); -	__raw_writel(mask | bitval, S3C2410_INTMSK); - -	mask = __raw_readl(S3C2412_EINTMASK); -	__raw_writel(mask | bitval, S3C2412_EINTMASK); -} - -static inline void -s3c2412_irq_ack(struct irq_data *data) -{ -	unsigned long bitval = 1UL << (data->irq - IRQ_EINT0); - -	__raw_writel(bitval, S3C2412_EINTPEND); -	__raw_writel(bitval, S3C2410_SRCPND); -	__raw_writel(bitval, S3C2410_INTPND); -} - -static inline void -s3c2412_irq_maskack(struct irq_data *data) -{ -	unsigned long bitval = 1UL << (data->irq - IRQ_EINT0); -	unsigned long mask; - -	mask = __raw_readl(S3C2410_INTMSK); -	__raw_writel(mask|bitval, S3C2410_INTMSK); - -	mask = __raw_readl(S3C2412_EINTMASK); -	__raw_writel(mask | bitval, S3C2412_EINTMASK); - -	__raw_writel(bitval, S3C2412_EINTPEND); -	__raw_writel(bitval, S3C2410_SRCPND); -	__raw_writel(bitval, S3C2410_INTPND); -} - -static void -s3c2412_irq_unmask(struct irq_data *data) -{ -	unsigned long bitval = 1UL << (data->irq - IRQ_EINT0); -	unsigned long mask; - -	mask = __raw_readl(S3C2412_EINTMASK); -	__raw_writel(mask & ~bitval, S3C2412_EINTMASK); - -	mask = __raw_readl(S3C2410_INTMSK); -	__raw_writel(mask & ~bitval, S3C2410_INTMSK); -} - -static struct irq_chip s3c2412_irq_eint0t4 = { -	.irq_ack	= s3c2412_irq_ack, -	.irq_mask	= s3c2412_irq_mask, -	.irq_unmask	= s3c2412_irq_unmask, -	.irq_set_wake	= s3c_irq_wake, -	.irq_set_type	= s3c_irqext_type, -}; - -#define INTBIT(x)	(1 << ((x) - S3C2410_IRQSUB(0))) - -/* CF and SDI sub interrupts */ - -static void s3c2412_irq_demux_cfsdi(unsigned int irq, struct irq_desc *desc) -{ -	unsigned int subsrc, submsk; - -	subsrc = __raw_readl(S3C2410_SUBSRCPND); -	submsk = __raw_readl(S3C2410_INTSUBMSK); - -	subsrc  &= ~submsk; - -	if (subsrc & INTBIT(IRQ_S3C2412_SDI)) -		generic_handle_irq(IRQ_S3C2412_SDI); - -	if (subsrc & INTBIT(IRQ_S3C2412_CF)) -		generic_handle_irq(IRQ_S3C2412_CF); -} - -#define INTMSK_CFSDI	(1UL << (IRQ_S3C2412_CFSDI - IRQ_EINT0)) -#define SUBMSK_CFSDI	INTMSK_SUB(IRQ_S3C2412_SDI, IRQ_S3C2412_CF) - -static void s3c2412_irq_cfsdi_mask(struct irq_data *data) -{ -	s3c_irqsub_mask(data->irq, INTMSK_CFSDI, SUBMSK_CFSDI); -} - -static void s3c2412_irq_cfsdi_unmask(struct irq_data *data) -{ -	s3c_irqsub_unmask(data->irq, INTMSK_CFSDI); -} - -static void s3c2412_irq_cfsdi_ack(struct irq_data *data) -{ -	s3c_irqsub_maskack(data->irq, INTMSK_CFSDI, SUBMSK_CFSDI); -} - -static struct irq_chip s3c2412_irq_cfsdi = { -	.name		= "s3c2412-cfsdi", -	.irq_ack	= s3c2412_irq_cfsdi_ack, -	.irq_mask	= s3c2412_irq_cfsdi_mask, -	.irq_unmask	= s3c2412_irq_cfsdi_unmask, -}; - -static int s3c2412_irq_rtc_wake(struct irq_data *data, unsigned int state) -{ -	unsigned long pwrcfg; - -	pwrcfg = __raw_readl(S3C2412_PWRCFG); -	if (state) -		pwrcfg &= ~S3C2412_PWRCFG_RTC_MASKIRQ; -	else -		pwrcfg |= S3C2412_PWRCFG_RTC_MASKIRQ; -	__raw_writel(pwrcfg, S3C2412_PWRCFG); - -	return s3c_irq_chip.irq_set_wake(data, state); -} - -static struct irq_chip s3c2412_irq_rtc_chip; - -static int s3c2412_irq_add(struct device *dev, struct subsys_interface *sif) -{ -	unsigned int irqno; - -	for (irqno = IRQ_EINT0; irqno <= IRQ_EINT3; irqno++) { -		irq_set_chip_and_handler(irqno, &s3c2412_irq_eint0t4, -					 handle_edge_irq); -		set_irq_flags(irqno, IRQF_VALID); -	} - -	/* add demux support for CF/SDI */ - -	irq_set_chained_handler(IRQ_S3C2412_CFSDI, s3c2412_irq_demux_cfsdi); - -	for (irqno = IRQ_S3C2412_SDI; irqno <= IRQ_S3C2412_CF; irqno++) { -		irq_set_chip_and_handler(irqno, &s3c2412_irq_cfsdi, -					 handle_level_irq); -		set_irq_flags(irqno, IRQF_VALID); -	} - -	/* change RTC IRQ's set wake method */ - -	s3c2412_irq_rtc_chip = s3c_irq_chip; -	s3c2412_irq_rtc_chip.irq_set_wake = s3c2412_irq_rtc_wake; - -	irq_set_chip(IRQ_RTC, &s3c2412_irq_rtc_chip); - -	return 0; -} - -static struct subsys_interface s3c2412_irq_interface = { -	.name		= "s3c2412_irq", -	.subsys		= &s3c2412_subsys, -	.add_dev	= s3c2412_irq_add, -}; - -static int s3c2412_irq_init(void) -{ -	return subsys_interface_register(&s3c2412_irq_interface); -} - -arch_initcall(s3c2412_irq_init); diff --git a/arch/arm/mach-s3c24xx/irq-s3c2440.c b/arch/arm/mach-s3c24xx/irq-s3c2440.c deleted file mode 100644 index 4a18cde439c..00000000000 --- a/arch/arm/mach-s3c24xx/irq-s3c2440.c +++ /dev/null @@ -1,128 +0,0 @@ -/* linux/arch/arm/mach-s3c2440/irq.c - * - * Copyright (c) 2003-2004 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - * -*/ - -#include <linux/init.h> -#include <linux/module.h> -#include <linux/interrupt.h> -#include <linux/ioport.h> -#include <linux/device.h> -#include <linux/io.h> - -#include <mach/hardware.h> -#include <asm/irq.h> - -#include <asm/mach/irq.h> - -#include <mach/regs-irq.h> -#include <mach/regs-gpio.h> - -#include <plat/cpu.h> -#include <plat/pm.h> -#include <plat/irq.h> - -/* WDT/AC97 */ - -static void s3c_irq_demux_wdtac97(unsigned int irq, -				  struct irq_desc *desc) -{ -	unsigned int subsrc, submsk; - -	/* read the current pending interrupts, and the mask -	 * for what it is available */ - -	subsrc = __raw_readl(S3C2410_SUBSRCPND); -	submsk = __raw_readl(S3C2410_INTSUBMSK); - -	subsrc &= ~submsk; -	subsrc >>= 13; -	subsrc &= 3; - -	if (subsrc != 0) { -		if (subsrc & 1) { -			generic_handle_irq(IRQ_S3C2440_WDT); -		} -		if (subsrc & 2) { -			generic_handle_irq(IRQ_S3C2440_AC97); -		} -	} -} - - -#define INTMSK_WDT	 (1UL << (IRQ_WDT - IRQ_EINT0)) - -static void -s3c_irq_wdtac97_mask(struct irq_data *data) -{ -	s3c_irqsub_mask(data->irq, INTMSK_WDT, 3 << 13); -} - -static void -s3c_irq_wdtac97_unmask(struct irq_data *data) -{ -	s3c_irqsub_unmask(data->irq, INTMSK_WDT); -} - -static void -s3c_irq_wdtac97_ack(struct irq_data *data) -{ -	s3c_irqsub_maskack(data->irq, INTMSK_WDT, 3 << 13); -} - -static struct irq_chip s3c_irq_wdtac97 = { -	.irq_mask	= s3c_irq_wdtac97_mask, -	.irq_unmask	= s3c_irq_wdtac97_unmask, -	.irq_ack	= s3c_irq_wdtac97_ack, -}; - -static int s3c2440_irq_add(struct device *dev, struct subsys_interface *sif) -{ -	unsigned int irqno; - -	printk("S3C2440: IRQ Support\n"); - -	/* add new chained handler for wdt, ac7 */ - -	irq_set_chip_and_handler(IRQ_WDT, &s3c_irq_level_chip, -				 handle_level_irq); -	irq_set_chained_handler(IRQ_WDT, s3c_irq_demux_wdtac97); - -	for (irqno = IRQ_S3C2440_WDT; irqno <= IRQ_S3C2440_AC97; irqno++) { -		irq_set_chip_and_handler(irqno, &s3c_irq_wdtac97, -					 handle_level_irq); -		set_irq_flags(irqno, IRQF_VALID); -	} - -	return 0; -} - -static struct subsys_interface s3c2440_irq_interface = { -	.name		= "s3c2440_irq", -	.subsys		= &s3c2440_subsys, -	.add_dev	= s3c2440_irq_add, -}; - -static int s3c2440_irq_init(void) -{ -	return subsys_interface_register(&s3c2440_irq_interface); -} - -arch_initcall(s3c2440_irq_init); - diff --git a/arch/arm/mach-s3c24xx/irq-s3c244x.c b/arch/arm/mach-s3c24xx/irq-s3c244x.c deleted file mode 100644 index 5fe8e58d3af..00000000000 --- a/arch/arm/mach-s3c24xx/irq-s3c244x.c +++ /dev/null @@ -1,142 +0,0 @@ -/* linux/arch/arm/plat-s3c24xx/s3c244x-irq.c - * - * Copyright (c) 2003-2004 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - * -*/ - -#include <linux/init.h> -#include <linux/module.h> -#include <linux/interrupt.h> -#include <linux/ioport.h> -#include <linux/device.h> -#include <linux/io.h> - -#include <mach/hardware.h> -#include <asm/irq.h> - -#include <asm/mach/irq.h> - -#include <mach/regs-irq.h> -#include <mach/regs-gpio.h> - -#include <plat/cpu.h> -#include <plat/pm.h> -#include <plat/irq.h> - -/* camera irq */ - -static void s3c_irq_demux_cam(unsigned int irq, -			      struct irq_desc *desc) -{ -	unsigned int subsrc, submsk; - -	/* read the current pending interrupts, and the mask -	 * for what it is available */ - -	subsrc = __raw_readl(S3C2410_SUBSRCPND); -	submsk = __raw_readl(S3C2410_INTSUBMSK); - -	subsrc &= ~submsk; -	subsrc >>= 11; -	subsrc &= 3; - -	if (subsrc != 0) { -		if (subsrc & 1) { -			generic_handle_irq(IRQ_S3C2440_CAM_C); -		} -		if (subsrc & 2) { -			generic_handle_irq(IRQ_S3C2440_CAM_P); -		} -	} -} - -#define INTMSK_CAM (1UL << (IRQ_CAM - IRQ_EINT0)) - -static void -s3c_irq_cam_mask(struct irq_data *data) -{ -	s3c_irqsub_mask(data->irq, INTMSK_CAM, 3 << 11); -} - -static void -s3c_irq_cam_unmask(struct irq_data *data) -{ -	s3c_irqsub_unmask(data->irq, INTMSK_CAM); -} - -static void -s3c_irq_cam_ack(struct irq_data *data) -{ -	s3c_irqsub_maskack(data->irq, INTMSK_CAM, 3 << 11); -} - -static struct irq_chip s3c_irq_cam = { -	.irq_mask	= s3c_irq_cam_mask, -	.irq_unmask	= s3c_irq_cam_unmask, -	.irq_ack	= s3c_irq_cam_ack, -}; - -static int s3c244x_irq_add(struct device *dev, struct subsys_interface *sif) -{ -	unsigned int irqno; - -	irq_set_chip_and_handler(IRQ_NFCON, &s3c_irq_level_chip, -				 handle_level_irq); -	set_irq_flags(IRQ_NFCON, IRQF_VALID); - -	/* add chained handler for camera */ - -	irq_set_chip_and_handler(IRQ_CAM, &s3c_irq_level_chip, -				 handle_level_irq); -	irq_set_chained_handler(IRQ_CAM, s3c_irq_demux_cam); - -	for (irqno = IRQ_S3C2440_CAM_C; irqno <= IRQ_S3C2440_CAM_P; irqno++) { -		irq_set_chip_and_handler(irqno, &s3c_irq_cam, -					 handle_level_irq); -		set_irq_flags(irqno, IRQF_VALID); -	} - -	return 0; -} - -static struct subsys_interface s3c2440_irq_interface = { -	.name		= "s3c2440_irq", -	.subsys		= &s3c2440_subsys, -	.add_dev	= s3c244x_irq_add, -}; - -static int s3c2440_irq_init(void) -{ -	return subsys_interface_register(&s3c2440_irq_interface); -} - -arch_initcall(s3c2440_irq_init); - -static struct subsys_interface s3c2442_irq_interface = { -	.name		= "s3c2442_irq", -	.subsys		= &s3c2442_subsys, -	.add_dev	= s3c244x_irq_add, -}; - - -static int s3c2442_irq_init(void) -{ -	return subsys_interface_register(&s3c2442_irq_interface); -} - -arch_initcall(s3c2442_irq_init); diff --git a/arch/arm/mach-s3c24xx/irq.c b/arch/arm/mach-s3c24xx/irq.c index cb9f5e011e7..3f3de749209 100644 --- a/arch/arm/mach-s3c24xx/irq.c +++ b/arch/arm/mach-s3c24xx/irq.c @@ -34,7 +34,6 @@  #include <plat/cpu.h>  #include <plat/regs-irqtype.h>  #include <plat/pm.h> -#include <plat/irq.h>  #define S3C_IRQTYPE_NONE	0  #define S3C_IRQTYPE_EINT	1 @@ -175,8 +174,7 @@ static int s3c_irqext_type_set(void __iomem *gpcon_reg,  	return 0;  } -/* FIXME: make static when it's out of plat-samsung/irq.h */ -int s3c_irqext_type(struct irq_data *data, unsigned int type) +static int s3c_irqext_type(struct irq_data *data, unsigned int type)  {  	void __iomem *extint_reg;  	void __iomem *gpcon_reg; @@ -224,7 +222,7 @@ static int s3c_irqext0_type(struct irq_data *data, unsigned int type)  				   extint_offset, type);  } -struct irq_chip s3c_irq_chip = { +static struct irq_chip s3c_irq_chip = {  	.name		= "s3c",  	.irq_ack	= s3c_irq_ack,  	.irq_mask	= s3c_irq_mask, @@ -232,7 +230,7 @@ struct irq_chip s3c_irq_chip = {  	.irq_set_wake	= s3c_irq_wake  }; -struct irq_chip s3c_irq_level_chip = { +static struct irq_chip s3c_irq_level_chip = {  	.name		= "s3c-level",  	.irq_mask	= s3c_irq_mask,  	.irq_unmask	= s3c_irq_unmask, @@ -344,7 +342,10 @@ static int s3c24xx_irq_map(struct irq_domain *h, unsigned int virq,  	case S3C_IRQTYPE_NONE:  		return 0;  	case S3C_IRQTYPE_EINT: -		if (irq_data->parent_irq) +		/* On the S3C2412, the EINT0to3 have a parent irq +		 * but need the s3c_irq_eint0t4 chip +		 */ +		if (irq_data->parent_irq && (!soc_is_s3c2412() || hw >= 4))  			irq_set_chip_and_handler(virq, &s3c_irqext_chip,  						 handle_edge_irq);  		else @@ -452,7 +453,6 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  	void __iomem *base = (void *)0xf6000000; /* static mapping */  	int irq_num;  	int irq_start; -	int irq_offset;  	int ret;  	intc = kzalloc(sizeof(struct s3c_irq_intc), GFP_KERNEL); @@ -476,7 +476,6 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  		intc->reg_intpnd = base + 0x10;  		irq_num = 32;  		irq_start = S3C2410_IRQ(0); -		irq_offset = 0;  		break;  	case 0x4a000018:  		pr_debug("irq: found subintc\n"); @@ -484,7 +483,6 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  		intc->reg_mask = base + 0x1c;  		irq_num = 29;  		irq_start = S3C2410_IRQSUB(0); -		irq_offset = 0;  		break;  	case 0x4a000040:  		pr_debug("irq: found intc2\n"); @@ -493,7 +491,6 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  		intc->reg_intpnd = base + 0x50;  		irq_num = 8;  		irq_start = S3C2416_IRQ(0); -		irq_offset = 0;  		break;  	case 0x560000a4:  		pr_debug("irq: found eintc\n"); @@ -501,9 +498,8 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  		intc->reg_mask = base + 0xa4;  		intc->reg_pending = base + 0x08; -		irq_num = 20; +		irq_num = 24;  		irq_start = S3C2410_IRQ(32); -		irq_offset = 4;  		break;  	default:  		pr_err("irq: unsupported controller address\n"); @@ -514,7 +510,7 @@ struct s3c_irq_intc *s3c24xx_init_intc(struct device_node *np,  	/* now that all the data is complete, init the irq-domain */  	s3c24xx_clear_intc(intc);  	intc->domain = irq_domain_add_legacy(np, irq_num, irq_start, -					     irq_offset, &s3c24xx_irq_ops, +					     0, &s3c24xx_irq_ops,  					     intc);  	if (!intc->domain) {  		pr_err("irq: could not create irq-domain\n"); @@ -628,6 +624,108 @@ void __init s3c24xx_init_irq(void)  	s3c24xx_init_intc(NULL, &init_eint[0], main_intc, 0x560000a4);  } +#ifdef CONFIG_CPU_S3C2412 +static struct s3c_irq_data init_s3c2412base[32] = { +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT0 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT1 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT2 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT3 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT4to7 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT8to23 */ +	{ .type = S3C_IRQTYPE_NONE, }, /* reserved */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* nBATT_FLT */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TICK */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* WDT */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER3 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER4 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* LCD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA3 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* SDI/CF */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI0 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART1 */ +	{ .type = S3C_IRQTYPE_NONE, }, /* reserved */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBH */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* IIC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* RTC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* ADCPARENT */ +}; + +static struct s3c_irq_data init_s3c2412eint[32] = { +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 0 }, /* EINT0 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 1 }, /* EINT1 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 2 }, /* EINT2 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 3 }, /* EINT3 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 4 }, /* EINT4 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 4 }, /* EINT5 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 4 }, /* EINT6 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 4 }, /* EINT7 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT8 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT9 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT10 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT11 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT12 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT13 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT14 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT15 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT16 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT17 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT18 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT19 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT20 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT21 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT22 */ +	{ .type = S3C_IRQTYPE_EINT, .parent_irq = 5 }, /* EINT23 */ +}; + +static struct s3c_irq_data init_s3c2412subint[32] = { +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-ERR */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* TC */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* ADC */ +	{ .type = S3C_IRQTYPE_NONE, }, +	{ .type = S3C_IRQTYPE_NONE, }, +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 21 }, /* SDI */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 21 }, /* CF */ +}; + +void s3c2412_init_irq(void) +{ +	struct s3c_irq_intc *main_intc; + +	pr_info("S3C2412: IRQ Support\n"); + +#ifdef CONFIG_FIQ +	init_FIQ(FIQ_START); +#endif + +	main_intc = s3c24xx_init_intc(NULL, &init_s3c2412base[0], NULL, 0x4a000000); +	if (IS_ERR(main_intc)) { +		pr_err("irq: could not create main interrupt controller\n"); +		return; +	} + +	s3c24xx_init_intc(NULL, &init_s3c2412eint[0], main_intc, 0x560000a4); +	s3c24xx_init_intc(NULL, &init_s3c2412subint[0], main_intc, 0x4a000018); +} +#endif +  #ifdef CONFIG_CPU_S3C2416  static struct s3c_irq_data init_s3c2416base[32] = {  	{ .type = S3C_IRQTYPE_EINT, }, /* EINT0 */ @@ -731,6 +829,154 @@ void __init s3c2416_init_irq(void)  #endif +#ifdef CONFIG_CPU_S3C2440 +static struct s3c_irq_data init_s3c2440base[32] = { +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT0 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT1 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT2 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT3 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT4to7 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT8to23 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* CAM */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* nBATT_FLT */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TICK */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* WDT/AC97 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER3 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER4 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* LCD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA3 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SDI */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI0 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART1 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* NFCON */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBH */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* IIC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* RTC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* ADCPARENT */ +}; + +static struct s3c_irq_data init_s3c2440subint[32] = { +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-ERR */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* TC */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* ADC */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 6 }, /* TC */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 6 }, /* ADC */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 9 }, /* WDT */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 9 }, /* AC97 */ +}; + +void __init s3c2440_init_irq(void) +{ +	struct s3c_irq_intc *main_intc; + +	pr_info("S3C2440: IRQ Support\n"); + +#ifdef CONFIG_FIQ +	init_FIQ(FIQ_START); +#endif + +	main_intc = s3c24xx_init_intc(NULL, &init_s3c2440base[0], NULL, 0x4a000000); +	if (IS_ERR(main_intc)) { +		pr_err("irq: could not create main interrupt controller\n"); +		return; +	} + +	s3c24xx_init_intc(NULL, &init_eint[0], main_intc, 0x560000a4); +	s3c24xx_init_intc(NULL, &init_s3c2440subint[0], main_intc, 0x4a000018); +} +#endif + +#ifdef CONFIG_CPU_S3C2442 +static struct s3c_irq_data init_s3c2442base[32] = { +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT0 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT1 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT2 */ +	{ .type = S3C_IRQTYPE_EINT, }, /* EINT3 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT4to7 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* EINT8to23 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* CAM */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* nBATT_FLT */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TICK */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* WDT */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER3 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* TIMER4 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* LCD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA2 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* DMA3 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SDI */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI0 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART1 */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* NFCON */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBD */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* USBH */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* IIC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* UART0 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* SPI1 */ +	{ .type = S3C_IRQTYPE_EDGE, }, /* RTC */ +	{ .type = S3C_IRQTYPE_LEVEL, }, /* ADCPARENT */ +}; + +static struct s3c_irq_data init_s3c2442subint[32] = { +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 28 }, /* UART0-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 23 }, /* UART1-ERR */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-RX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-TX */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 15 }, /* UART2-ERR */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* TC */ +	{ .type = S3C_IRQTYPE_EDGE, .parent_irq = 31 }, /* ADC */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 6 }, /* TC */ +	{ .type = S3C_IRQTYPE_LEVEL, .parent_irq = 6 }, /* ADC */ +}; + +void __init s3c2442_init_irq(void) +{ +	struct s3c_irq_intc *main_intc; + +	pr_info("S3C2442: IRQ Support\n"); + +#ifdef CONFIG_FIQ +	init_FIQ(FIQ_START); +#endif + +	main_intc = s3c24xx_init_intc(NULL, &init_s3c2442base[0], NULL, 0x4a000000); +	if (IS_ERR(main_intc)) { +		pr_err("irq: could not create main interrupt controller\n"); +		return; +	} + +	s3c24xx_init_intc(NULL, &init_eint[0], main_intc, 0x560000a4); +	s3c24xx_init_intc(NULL, &init_s3c2442subint[0], main_intc, 0x4a000018); +} +#endif +  #ifdef CONFIG_CPU_S3C2443  static struct s3c_irq_data init_s3c2443base[32] = {  	{ .type = S3C_IRQTYPE_EINT, }, /* EINT0 */ diff --git a/arch/arm/mach-s3c24xx/mach-amlm5900.c b/arch/arm/mach-s3c24xx/mach-amlm5900.c index 0e0279e7915..432144cb54a 100644 --- a/arch/arm/mach-s3c24xx/mach-amlm5900.c +++ b/arch/arm/mach-s3c24xx/mach-amlm5900.c @@ -63,6 +63,8 @@  #include <linux/mtd/map.h>  #include <linux/mtd/physmap.h> +#include <plat/samsung-time.h> +  #include "common.h"  static struct resource amlm5900_nor_resource = @@ -160,6 +162,7 @@ static void __init amlm5900_map_io(void)  	s3c24xx_init_io(amlm5900_iodesc, ARRAY_SIZE(amlm5900_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(amlm5900_uartcfgs, ARRAY_SIZE(amlm5900_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  #ifdef CONFIG_FB_S3C2410 @@ -237,6 +240,6 @@ MACHINE_START(AML_M5900, "AML_M5900")  	.map_io		= amlm5900_map_io,  	.init_irq	= s3c24xx_init_irq,  	.init_machine	= amlm5900_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-anubis.c b/arch/arm/mach-s3c24xx/mach-anubis.c index bb595f15ce3..c1fb6c37867 100644 --- a/arch/arm/mach-s3c24xx/mach-anubis.c +++ b/arch/arm/mach-s3c24xx/mach-anubis.c @@ -49,6 +49,7 @@  #include <plat/devs.h>  #include <plat/cpu.h>  #include <linux/platform_data/asoc-s3c24xx_simtec.h> +#include <plat/samsung-time.h>  #include "anubis.h"  #include "common.h" @@ -410,6 +411,7 @@ static void __init anubis_map_io(void)  	s3c24xx_init_io(anubis_iodesc, ARRAY_SIZE(anubis_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(anubis_uartcfgs, ARRAY_SIZE(anubis_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* check for the newer revision boards with large page nand */ @@ -443,7 +445,7 @@ MACHINE_START(ANUBIS, "Simtec-Anubis")  	.atag_offset	= 0x100,  	.map_io		= anubis_map_io,  	.init_machine	= anubis_init, -	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_irq	= s3c2440_init_irq, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-at2440evb.c b/arch/arm/mach-s3c24xx/mach-at2440evb.c index b4bc60c78eb..6dfeeb7ef46 100644 --- a/arch/arm/mach-s3c24xx/mach-at2440evb.c +++ b/arch/arm/mach-s3c24xx/mach-at2440evb.c @@ -48,6 +48,7 @@  #include <plat/devs.h>  #include <plat/cpu.h>  #include <linux/platform_data/mmc-s3cmci.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -192,6 +193,7 @@ static void __init at2440evb_map_io(void)  	s3c24xx_init_io(at2440evb_iodesc, ARRAY_SIZE(at2440evb_iodesc));  	s3c24xx_init_clocks(16934400);  	s3c24xx_init_uarts(at2440evb_uartcfgs, ARRAY_SIZE(at2440evb_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init at2440evb_init(void) @@ -209,7 +211,7 @@ MACHINE_START(AT2440EVB, "AT2440EVB")  	.atag_offset	= 0x100,  	.map_io		= at2440evb_map_io,  	.init_machine	= at2440evb_init, -	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_irq	= s3c2440_init_irq, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-bast.c b/arch/arm/mach-s3c24xx/mach-bast.c index ca661808104..eabe2db42ef 100644 --- a/arch/arm/mach-s3c24xx/mach-bast.c +++ b/arch/arm/mach-s3c24xx/mach-bast.c @@ -55,6 +55,7 @@  #include <plat/devs.h>  #include <plat/gpio-cfg.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include "bast.h"  #include "common.h" @@ -576,6 +577,7 @@ static void __init bast_map_io(void)  	s3c24xx_init_io(bast_iodesc, ARRAY_SIZE(bast_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(bast_uartcfgs, ARRAY_SIZE(bast_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init bast_init(void) @@ -605,6 +607,6 @@ MACHINE_START(BAST, "Simtec-BAST")  	.map_io		= bast_map_io,  	.init_irq	= s3c24xx_init_irq,  	.init_machine	= bast_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-gta02.c b/arch/arm/mach-s3c24xx/mach-gta02.c index a25e8c5a7b4..13d8d073675 100644 --- a/arch/arm/mach-s3c24xx/mach-gta02.c +++ b/arch/arm/mach-s3c24xx/mach-gta02.c @@ -81,6 +81,7 @@  #include <plat/gpio-cfg.h>  #include <plat/pm.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "gta02.h" @@ -501,6 +502,7 @@ static void __init gta02_map_io(void)  	s3c24xx_init_io(gta02_iodesc, ARRAY_SIZE(gta02_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(gta02_uartcfgs, ARRAY_SIZE(gta02_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  } @@ -587,8 +589,8 @@ MACHINE_START(NEO1973_GTA02, "GTA02")  	/* Maintainer: Nelson Castillo <arhuaco@freaks-unidos.net> */  	.atag_offset	= 0x100,  	.map_io		= gta02_map_io, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2442_init_irq,  	.init_machine	= gta02_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-h1940.c b/arch/arm/mach-s3c24xx/mach-h1940.c index 79bc0830d74..8dd66010284 100644 --- a/arch/arm/mach-s3c24xx/mach-h1940.c +++ b/arch/arm/mach-s3c24xx/mach-h1940.c @@ -62,7 +62,7 @@  #include <plat/pll.h>  #include <plat/pm.h>  #include <plat/regs-serial.h> - +#include <plat/samsung-time.h>  #include "common.h"  #include "h1940.h" @@ -646,6 +646,7 @@ static void __init h1940_map_io(void)  	s3c24xx_init_io(h1940_iodesc, ARRAY_SIZE(h1940_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(h1940_uartcfgs, ARRAY_SIZE(h1940_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* setup PM */ @@ -741,6 +742,6 @@ MACHINE_START(H1940, "IPAQ-H1940")  	.reserve	= h1940_reserve,  	.init_irq	= h1940_init_irq,  	.init_machine	= h1940_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-jive.c b/arch/arm/mach-s3c24xx/mach-jive.c index 54e83c1f780..a45fcd8ccf7 100644 --- a/arch/arm/mach-s3c24xx/mach-jive.c +++ b/arch/arm/mach-s3c24xx/mach-jive.c @@ -46,14 +46,15 @@  #include <linux/mtd/nand_ecc.h>  #include <linux/mtd/partitions.h> -#include <plat/s3c2412.h>  #include <plat/gpio-cfg.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h>  #include <plat/pm.h>  #include <linux/platform_data/usb-s3c2410_udc.h> +#include <plat/samsung-time.h> +#include "common.h"  #include "s3c2412-power.h"  static struct map_desc jive_iodesc[] __initdata = { @@ -506,6 +507,7 @@ static void __init jive_map_io(void)  	s3c24xx_init_io(jive_iodesc, ARRAY_SIZE(jive_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(jive_uartcfgs, ARRAY_SIZE(jive_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void jive_power_off(void) @@ -658,9 +660,9 @@ MACHINE_START(JIVE, "JIVE")  	/* Maintainer: Ben Dooks <ben-linux@fluff.org> */  	.atag_offset	= 0x100, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2412_init_irq,  	.map_io		= jive_map_io,  	.init_machine	= jive_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2412_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-mini2440.c b/arch/arm/mach-s3c24xx/mach-mini2440.c index 2865e5919f2..a83db46320b 100644 --- a/arch/arm/mach-s3c24xx/mach-mini2440.c +++ b/arch/arm/mach-s3c24xx/mach-mini2440.c @@ -56,6 +56,7 @@  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h>  #include <sound/s3c24xx_uda134x.h> @@ -525,6 +526,7 @@ static void __init mini2440_map_io(void)  	s3c24xx_init_io(mini2440_iodesc, ARRAY_SIZE(mini2440_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(mini2440_uartcfgs, ARRAY_SIZE(mini2440_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  /* @@ -686,7 +688,7 @@ MACHINE_START(MINI2440, "MINI2440")  	.atag_offset	= 0x100,  	.map_io		= mini2440_map_io,  	.init_machine	= mini2440_init, -	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_irq	= s3c2440_init_irq, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-n30.c b/arch/arm/mach-s3c24xx/mach-n30.c index d9d04b24029..73a690f431e 100644 --- a/arch/arm/mach-s3c24xx/mach-n30.c +++ b/arch/arm/mach-s3c24xx/mach-n30.c @@ -48,8 +48,8 @@  #include <plat/cpu.h>  #include <plat/devs.h>  #include <linux/platform_data/mmc-s3cmci.h> -#include <plat/s3c2410.h>  #include <linux/platform_data/usb-s3c2410_udc.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -536,6 +536,7 @@ static void __init n30_map_io(void)  	n30_hwinit();  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(n30_uartcfgs, ARRAY_SIZE(n30_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  /* GPB3 is the line that controls the pull-up for the USB D+ line */ @@ -589,7 +590,7 @@ MACHINE_START(N30, "Acer-N30")  				Ben Dooks <ben-linux@fluff.org>  	*/  	.atag_offset	= 0x100, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.init_machine	= n30_init,  	.init_irq	= s3c24xx_init_irq,  	.map_io		= n30_map_io, @@ -600,7 +601,7 @@ MACHINE_START(N35, "Acer-N35")  	/* Maintainer: Christer Weinigel <christer@weinigel.se>  	*/  	.atag_offset	= 0x100, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.init_machine	= n30_init,  	.init_irq	= s3c24xx_init_irq,  	.map_io		= n30_map_io, diff --git a/arch/arm/mach-s3c24xx/mach-nexcoder.c b/arch/arm/mach-s3c24xx/mach-nexcoder.c index a454e246186..01f4354206f 100644 --- a/arch/arm/mach-s3c24xx/mach-nexcoder.c +++ b/arch/arm/mach-s3c24xx/mach-nexcoder.c @@ -41,11 +41,10 @@  #include <linux/platform_data/i2c-s3c2410.h>  #include <plat/gpio-cfg.h> -#include <plat/s3c2410.h> -#include <plat/s3c244x.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -137,6 +136,7 @@ static void __init nexcoder_map_io(void)  	s3c24xx_init_io(nexcoder_iodesc, ARRAY_SIZE(nexcoder_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(nexcoder_uartcfgs, ARRAY_SIZE(nexcoder_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	nexcoder_sensorboard_init();  } @@ -152,7 +152,7 @@ MACHINE_START(NEXCODER_2440, "NexVision - Nexcoder 2440")  	.atag_offset	= 0x100,  	.map_io		= nexcoder_map_io,  	.init_machine	= nexcoder_init, -	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_irq	= s3c2440_init_irq, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-osiris.c b/arch/arm/mach-s3c24xx/mach-osiris.c index ae2cbdf3e3c..58d6fbe5bf1 100644 --- a/arch/arm/mach-s3c24xx/mach-osiris.c +++ b/arch/arm/mach-s3c24xx/mach-osiris.c @@ -45,6 +45,7 @@  #include <plat/devs.h>  #include <plat/gpio-cfg.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include <mach/hardware.h>  #include <mach/regs-gpio.h> @@ -384,6 +385,7 @@ static void __init osiris_map_io(void)  	s3c24xx_init_io(osiris_iodesc, ARRAY_SIZE(osiris_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(osiris_uartcfgs, ARRAY_SIZE(osiris_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* check for the newer revision boards with large page nand */ @@ -424,8 +426,8 @@ MACHINE_START(OSIRIS, "Simtec-OSIRIS")  	/* Maintainer: Ben Dooks <ben@simtec.co.uk> */  	.atag_offset	= 0x100,  	.map_io		= osiris_map_io, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2440_init_irq,  	.init_machine	= osiris_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-otom.c b/arch/arm/mach-s3c24xx/mach-otom.c index 40a47d6c6a8..7b8670746b6 100644 --- a/arch/arm/mach-s3c24xx/mach-otom.c +++ b/arch/arm/mach-s3c24xx/mach-otom.c @@ -33,7 +33,7 @@  #include <plat/cpu.h>  #include <plat/devs.h>  #include <plat/regs-serial.h> -#include <plat/s3c2410.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "otom.h" @@ -102,6 +102,7 @@ static void __init otom11_map_io(void)  	s3c24xx_init_io(otom11_iodesc, ARRAY_SIZE(otom11_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(otom11_uartcfgs, ARRAY_SIZE(otom11_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init otom11_init(void) @@ -116,6 +117,6 @@ MACHINE_START(OTOM, "Nex Vision - Otom 1.1")  	.map_io		= otom11_map_io,  	.init_machine	= otom11_init,  	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-qt2410.c b/arch/arm/mach-s3c24xx/mach-qt2410.c index 56175f0941b..71cf29b12d1 100644 --- a/arch/arm/mach-s3c24xx/mach-qt2410.c +++ b/arch/arm/mach-s3c24xx/mach-qt2410.c @@ -55,13 +55,14 @@  #include <linux/platform_data/usb-s3c2410_udc.h>  #include <linux/platform_data/i2c-s3c2410.h> -#include <plat/common-smdk.h>  #include <plat/gpio-cfg.h>  #include <plat/devs.h>  #include <plat/cpu.h>  #include <plat/pm.h> +#include <plat/samsung-time.h>  #include "common.h" +#include "common-smdk.h"  static struct map_desc qt2410_iodesc[] __initdata = {  	{ 0xe0000000, __phys_to_pfn(S3C2410_CS3+0x01000000), SZ_1M, MT_DEVICE } @@ -304,6 +305,7 @@ static void __init qt2410_map_io(void)  	s3c24xx_init_io(qt2410_iodesc, ARRAY_SIZE(qt2410_iodesc));  	s3c24xx_init_clocks(12*1000*1000);  	s3c24xx_init_uarts(smdk2410_uartcfgs, ARRAY_SIZE(smdk2410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init qt2410_machine_init(void) @@ -343,6 +345,6 @@ MACHINE_START(QT2410, "QT2410")  	.map_io		= qt2410_map_io,  	.init_irq	= s3c24xx_init_irq,  	.init_machine	= qt2410_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-rx1950.c b/arch/arm/mach-s3c24xx/mach-rx1950.c index 1f9ba2ae528..e4d67a33ebe 100644 --- a/arch/arm/mach-s3c24xx/mach-rx1950.c +++ b/arch/arm/mach-s3c24xx/mach-rx1950.c @@ -58,6 +58,7 @@  #include <plat/pm.h>  #include <plat/regs-iic.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "h1940.h" @@ -741,6 +742,7 @@ static void __init rx1950_map_io(void)  	s3c24xx_init_io(rx1950_iodesc, ARRAY_SIZE(rx1950_iodesc));  	s3c24xx_init_clocks(16934000);  	s3c24xx_init_uarts(rx1950_uartcfgs, ARRAY_SIZE(rx1950_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* setup PM */ @@ -811,8 +813,8 @@ MACHINE_START(RX1950, "HP iPAQ RX1950")  	.atag_offset = 0x100,  	.map_io = rx1950_map_io,  	.reserve	= rx1950_reserve, -	.init_irq = s3c24xx_init_irq, +	.init_irq	= s3c2442_init_irq,  	.init_machine = rx1950_init_machine, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-rx3715.c b/arch/arm/mach-s3c24xx/mach-rx3715.c index f20418a2fb1..3bc6231d0a1 100644 --- a/arch/arm/mach-s3c24xx/mach-rx3715.c +++ b/arch/arm/mach-s3c24xx/mach-rx3715.c @@ -49,6 +49,7 @@  #include <plat/devs.h>  #include <plat/pm.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "h1940.h" @@ -179,6 +180,7 @@ static void __init rx3715_map_io(void)  	s3c24xx_init_io(rx3715_iodesc, ARRAY_SIZE(rx3715_iodesc));  	s3c24xx_init_clocks(16934000);  	s3c24xx_init_uarts(rx3715_uartcfgs, ARRAY_SIZE(rx3715_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  /* H1940 and RX3715 need to reserve this for suspend */ @@ -188,11 +190,6 @@ static void __init rx3715_reserve(void)  	memblock_reserve(0x30081000, 0x1000);  } -static void __init rx3715_init_irq(void) -{ -	s3c24xx_init_irq(); -} -  static void __init rx3715_init_machine(void)  {  #ifdef CONFIG_PM_H1940 @@ -210,8 +207,8 @@ MACHINE_START(RX3715, "IPAQ-RX3715")  	.atag_offset	= 0x100,  	.map_io		= rx3715_map_io,  	.reserve	= rx3715_reserve, -	.init_irq	= rx3715_init_irq, +	.init_irq	= s3c2440_init_irq,  	.init_machine	= rx3715_init_machine, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-smdk2410.c b/arch/arm/mach-s3c24xx/mach-smdk2410.c index e184bfa9613..fd96f7fc330 100644 --- a/arch/arm/mach-s3c24xx/mach-smdk2410.c +++ b/arch/arm/mach-s3c24xx/mach-smdk2410.c @@ -51,10 +51,10 @@  #include <plat/devs.h>  #include <plat/cpu.h> - -#include <plat/common-smdk.h> +#include <plat/samsung-time.h>  #include "common.h" +#include "common-smdk.h"  static struct map_desc smdk2410_iodesc[] __initdata = {    /* nothing here yet */ @@ -101,6 +101,7 @@ static void __init smdk2410_map_io(void)  	s3c24xx_init_io(smdk2410_iodesc, ARRAY_SIZE(smdk2410_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(smdk2410_uartcfgs, ARRAY_SIZE(smdk2410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdk2410_init(void) @@ -117,6 +118,6 @@ MACHINE_START(SMDK2410, "SMDK2410") /* @TODO: request a new identifier and switc  	.map_io		= smdk2410_map_io,  	.init_irq	= s3c24xx_init_irq,  	.init_machine	= smdk2410_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-smdk2413.c b/arch/arm/mach-s3c24xx/mach-smdk2413.c index 86d7847c9d4..8146e920f10 100644 --- a/arch/arm/mach-s3c24xx/mach-smdk2413.c +++ b/arch/arm/mach-s3c24xx/mach-smdk2413.c @@ -41,13 +41,13 @@  #include <linux/platform_data/i2c-s3c2410.h>  #include <mach/fb.h> -#include <plat/s3c2410.h> -#include <plat/s3c2412.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h> -#include <plat/common-smdk.h> +#include "common.h" +#include "common-smdk.h"  static struct map_desc smdk2413_iodesc[] __initdata = {  }; @@ -106,6 +106,7 @@ static void __init smdk2413_map_io(void)  	s3c24xx_init_io(smdk2413_iodesc, ARRAY_SIZE(smdk2413_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk2413_uartcfgs, ARRAY_SIZE(smdk2413_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdk2413_machine_init(void) @@ -129,10 +130,10 @@ MACHINE_START(S3C2413, "S3C2413")  	.atag_offset	= 0x100,  	.fixup		= smdk2413_fixup, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2412_init_irq,  	.map_io		= smdk2413_map_io,  	.init_machine	= smdk2413_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2412_restart,  MACHINE_END @@ -141,10 +142,10 @@ MACHINE_START(SMDK2412, "SMDK2412")  	.atag_offset	= 0x100,  	.fixup		= smdk2413_fixup, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2412_init_irq,  	.map_io		= smdk2413_map_io,  	.init_machine	= smdk2413_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2412_restart,  MACHINE_END @@ -153,9 +154,9 @@ MACHINE_START(SMDK2413, "SMDK2413")  	.atag_offset	= 0x100,  	.fixup		= smdk2413_fixup, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2412_init_irq,  	.map_io		= smdk2413_map_io,  	.init_machine	= smdk2413_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2412_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-smdk2416.c b/arch/arm/mach-s3c24xx/mach-smdk2416.c index ebb2e61f3d0..cb46847c66b 100644 --- a/arch/arm/mach-s3c24xx/mach-smdk2416.c +++ b/arch/arm/mach-s3c24xx/mach-smdk2416.c @@ -42,7 +42,6 @@  #include <linux/platform_data/leds-s3c24xx.h>  #include <linux/platform_data/i2c-s3c2410.h> -#include <plat/s3c2416.h>  #include <plat/gpio-cfg.h>  #include <plat/clock.h>  #include <plat/devs.h> @@ -51,10 +50,12 @@  #include <plat/sdhci.h>  #include <linux/platform_data/usb-s3c2410_udc.h>  #include <linux/platform_data/s3c-hsudc.h> +#include <plat/samsung-time.h>  #include <plat/fb.h> -#include <plat/common-smdk.h> +#include "common.h" +#include "common-smdk.h"  static struct map_desc smdk2416_iodesc[] __initdata = {  	/* ISA IO Space map (memory space selected by A24) */ @@ -221,6 +222,7 @@ static void __init smdk2416_map_io(void)  	s3c24xx_init_io(smdk2416_iodesc, ARRAY_SIZE(smdk2416_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk2416_uartcfgs, ARRAY_SIZE(smdk2416_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdk2416_machine_init(void) @@ -253,6 +255,6 @@ MACHINE_START(SMDK2416, "SMDK2416")  	.init_irq	= s3c2416_init_irq,  	.map_io		= smdk2416_map_io,  	.init_machine	= smdk2416_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2416_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-smdk2440.c b/arch/arm/mach-s3c24xx/mach-smdk2440.c index 08cc38c8a4a..de2e5d39a84 100644 --- a/arch/arm/mach-s3c24xx/mach-smdk2440.c +++ b/arch/arm/mach-s3c24xx/mach-smdk2440.c @@ -38,15 +38,13 @@  #include <mach/fb.h>  #include <linux/platform_data/i2c-s3c2410.h> -#include <plat/s3c2410.h> -#include <plat/s3c244x.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> - -#include <plat/common-smdk.h> +#include <plat/samsung-time.h>  #include "common.h" +#include "common-smdk.h"  static struct map_desc smdk2440_iodesc[] __initdata = {  	/* ISA IO Space map (memory space selected by A24) */ @@ -163,6 +161,7 @@ static void __init smdk2440_map_io(void)  	s3c24xx_init_io(smdk2440_iodesc, ARRAY_SIZE(smdk2440_iodesc));  	s3c24xx_init_clocks(16934400);  	s3c24xx_init_uarts(smdk2440_uartcfgs, ARRAY_SIZE(smdk2440_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdk2440_machine_init(void) @@ -178,9 +177,9 @@ MACHINE_START(S3C2440, "SMDK2440")  	/* Maintainer: Ben Dooks <ben-linux@fluff.org> */  	.atag_offset	= 0x100, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2440_init_irq,  	.map_io		= smdk2440_map_io,  	.init_machine	= smdk2440_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c244x_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-smdk2443.c b/arch/arm/mach-s3c24xx/mach-smdk2443.c index fc65d74d3c7..9435c3bef18 100644 --- a/arch/arm/mach-s3c24xx/mach-smdk2443.c +++ b/arch/arm/mach-s3c24xx/mach-smdk2443.c @@ -38,13 +38,13 @@  #include <mach/fb.h>  #include <linux/platform_data/i2c-s3c2410.h> -#include <plat/s3c2410.h> -#include <plat/s3c2443.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h> -#include <plat/common-smdk.h> +#include "common.h" +#include "common-smdk.h"  static struct map_desc smdk2443_iodesc[] __initdata = {  	/* ISA IO Space map (memory space selected by A24) */ @@ -122,6 +122,7 @@ static void __init smdk2443_map_io(void)  	s3c24xx_init_io(smdk2443_iodesc, ARRAY_SIZE(smdk2443_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk2443_uartcfgs, ARRAY_SIZE(smdk2443_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdk2443_machine_init(void) @@ -143,6 +144,6 @@ MACHINE_START(SMDK2443, "SMDK2443")  	.init_irq	= s3c2443_init_irq,  	.map_io		= smdk2443_map_io,  	.init_machine	= smdk2443_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2443_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-tct_hammer.c b/arch/arm/mach-s3c24xx/mach-tct_hammer.c index 24b3d79e7b2..31dfe589e34 100644 --- a/arch/arm/mach-s3c24xx/mach-tct_hammer.c +++ b/arch/arm/mach-s3c24xx/mach-tct_hammer.c @@ -53,6 +53,7 @@  #include <linux/mtd/partitions.h>  #include <linux/mtd/map.h>  #include <linux/mtd/physmap.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -136,6 +137,7 @@ static void __init tct_hammer_map_io(void)  	s3c24xx_init_io(tct_hammer_iodesc, ARRAY_SIZE(tct_hammer_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(tct_hammer_uartcfgs, ARRAY_SIZE(tct_hammer_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init tct_hammer_init(void) @@ -149,6 +151,6 @@ MACHINE_START(TCT_HAMMER, "TCT_HAMMER")  	.map_io		= tct_hammer_map_io,  	.init_irq	= s3c24xx_init_irq,  	.init_machine	= tct_hammer_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-vr1000.c b/arch/arm/mach-s3c24xx/mach-vr1000.c index ec42d1e4e46..deeb8a0a403 100644 --- a/arch/arm/mach-s3c24xx/mach-vr1000.c +++ b/arch/arm/mach-s3c24xx/mach-vr1000.c @@ -45,6 +45,7 @@  #include <plat/cpu.h>  #include <plat/devs.h>  #include <plat/regs-serial.h> +#include <plat/samsung-time.h>  #include "bast.h"  #include "common.h" @@ -332,6 +333,7 @@ static void __init vr1000_map_io(void)  	s3c24xx_init_io(vr1000_iodesc, ARRAY_SIZE(vr1000_iodesc));  	s3c24xx_init_clocks(0);  	s3c24xx_init_uarts(vr1000_uartcfgs, ARRAY_SIZE(vr1000_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init vr1000_init(void) @@ -354,6 +356,6 @@ MACHINE_START(VR1000, "Thorcom-VR1000")  	.map_io		= vr1000_map_io,  	.init_machine	= vr1000_init,  	.init_irq	= s3c24xx_init_irq, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2410_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/mach-vstms.c b/arch/arm/mach-s3c24xx/mach-vstms.c index 3e2bfddc9df..b66588428ec 100644 --- a/arch/arm/mach-s3c24xx/mach-vstms.c +++ b/arch/arm/mach-s3c24xx/mach-vstms.c @@ -41,12 +41,12 @@  #include <linux/platform_data/i2c-s3c2410.h>  #include <linux/platform_data/mtd-nand-s3c2410.h> -#include <plat/s3c2410.h> -#include <plat/s3c2412.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h> +#include "common.h"  static struct map_desc vstms_iodesc[] __initdata = {  }; @@ -143,6 +143,7 @@ static void __init vstms_map_io(void)  	s3c24xx_init_io(vstms_iodesc, ARRAY_SIZE(vstms_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(vstms_uartcfgs, ARRAY_SIZE(vstms_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init vstms_init(void) @@ -157,9 +158,9 @@ MACHINE_START(VSTMS, "VSTMS")  	.atag_offset	= 0x100,  	.fixup		= vstms_fixup, -	.init_irq	= s3c24xx_init_irq, +	.init_irq	= s3c2412_init_irq,  	.init_machine	= vstms_init,  	.map_io		= vstms_map_io, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c2412_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c24xx/pm-s3c2412.c b/arch/arm/mach-s3c24xx/pm-s3c2412.c index 668a78a8b19..d75f95e487e 100644 --- a/arch/arm/mach-s3c24xx/pm-s3c2412.c +++ b/arch/arm/mach-s3c24xx/pm-s3c2412.c @@ -29,7 +29,7 @@  #include <plat/cpu.h>  #include <plat/pm.h> -#include <plat/s3c2412.h> +#include <plat/wakeup-mask.h>  #include "regs-dsc.h"  #include "s3c2412-power.h" @@ -52,8 +52,15 @@ static int s3c2412_cpu_suspend(unsigned long arg)  	return 1; /* Aborting suspend */  } +/* mapping of interrupts to parts of the wakeup mask */ +static struct samsung_wakeup_mask wake_irqs[] = { +	{ .irq = IRQ_RTC,	.bit = S3C2412_PWRCFG_RTC_MASKIRQ, }, +}; +  static void s3c2412_pm_prepare(void)  { +	samsung_sync_wakemask(S3C2412_PWRCFG, +			      wake_irqs, ARRAY_SIZE(wake_irqs));  }  static int s3c2412_pm_add(struct device *dev, struct subsys_interface *sif) diff --git a/arch/arm/mach-s3c24xx/s3c2410.c b/arch/arm/mach-s3c24xx/s3c2410.c index 9ebef95da72..d850ea5adac 100644 --- a/arch/arm/mach-s3c24xx/s3c2410.c +++ b/arch/arm/mach-s3c24xx/s3c2410.c @@ -37,7 +37,6 @@  #include <mach/regs-clock.h>  #include <plat/regs-serial.h> -#include <plat/s3c2410.h>  #include <plat/cpu.h>  #include <plat/devs.h>  #include <plat/clock.h> diff --git a/arch/arm/mach-s3c24xx/s3c2412.c b/arch/arm/mach-s3c24xx/s3c2412.c index 0d592159a5c..0f864d4c97d 100644 --- a/arch/arm/mach-s3c24xx/s3c2412.c +++ b/arch/arm/mach-s3c24xx/s3c2412.c @@ -44,7 +44,6 @@  #include <plat/pm.h>  #include <plat/regs-serial.h>  #include <plat/regs-spi.h> -#include <plat/s3c2412.h>  #include "common.h"  #include "regs-dsc.h" diff --git a/arch/arm/mach-s3c24xx/s3c2416.c b/arch/arm/mach-s3c24xx/s3c2416.c index e30476db029..b9c5d382daf 100644 --- a/arch/arm/mach-s3c24xx/s3c2416.c +++ b/arch/arm/mach-s3c24xx/s3c2416.c @@ -50,7 +50,6 @@  #include <plat/gpio-core.h>  #include <plat/gpio-cfg.h>  #include <plat/gpio-cfg-helpers.h> -#include <plat/s3c2416.h>  #include <plat/devs.h>  #include <plat/cpu.h>  #include <plat/sdhci.h> diff --git a/arch/arm/mach-s3c24xx/s3c2440.c b/arch/arm/mach-s3c24xx/s3c2440.c index 559e394e898..5f9d6569475 100644 --- a/arch/arm/mach-s3c24xx/s3c2440.c +++ b/arch/arm/mach-s3c24xx/s3c2440.c @@ -33,7 +33,6 @@  #include <plat/devs.h>  #include <plat/cpu.h> -#include <plat/s3c244x.h>  #include <plat/pm.h>  #include <plat/gpio-core.h> diff --git a/arch/arm/mach-s3c24xx/s3c2442.c b/arch/arm/mach-s3c24xx/s3c2442.c index f732826c235..6819961f6b1 100644 --- a/arch/arm/mach-s3c24xx/s3c2442.c +++ b/arch/arm/mach-s3c24xx/s3c2442.c @@ -44,7 +44,6 @@  #include <plat/clock.h>  #include <plat/cpu.h> -#include <plat/s3c244x.h>  #include <plat/pm.h>  #include <plat/gpio-core.h> diff --git a/arch/arm/mach-s3c24xx/s3c2443.c b/arch/arm/mach-s3c24xx/s3c2443.c index 165b6a6b3da..8328cd65bf3 100644 --- a/arch/arm/mach-s3c24xx/s3c2443.c +++ b/arch/arm/mach-s3c24xx/s3c2443.c @@ -36,7 +36,6 @@  #include <plat/gpio-core.h>  #include <plat/gpio-cfg.h>  #include <plat/gpio-cfg-helpers.h> -#include <plat/s3c2443.h>  #include <plat/devs.h>  #include <plat/cpu.h>  #include <plat/fb-core.h> diff --git a/arch/arm/mach-s3c24xx/s3c244x.c b/arch/arm/mach-s3c24xx/s3c244x.c index ad2671baa91..2a35edb6735 100644 --- a/arch/arm/mach-s3c24xx/s3c244x.c +++ b/arch/arm/mach-s3c24xx/s3c244x.c @@ -37,8 +37,6 @@  #include <plat/regs-serial.h>  #include <mach/regs-gpio.h> -#include <plat/s3c2410.h> -#include <plat/s3c244x.h>  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> diff --git a/arch/arm/mach-s3c64xx/Kconfig b/arch/arm/mach-s3c64xx/Kconfig index 131c8628471..283cb77d472 100644 --- a/arch/arm/mach-s3c64xx/Kconfig +++ b/arch/arm/mach-s3c64xx/Kconfig @@ -17,11 +17,13 @@ config PLAT_S3C64XX  # Configuration options for the S3C6410 CPU  config CPU_S3C6400 +	select SAMSUNG_HRT  	bool  	help  	  Enable S3C6400 CPU support  config CPU_S3C6410 +	select SAMSUNG_HRT  	bool  	help  	  Enable S3C6410 CPU support diff --git a/arch/arm/mach-s3c64xx/mach-anw6410.c b/arch/arm/mach-s3c64xx/mach-anw6410.c index 728eef3296b..35e3f54574e 100644 --- a/arch/arm/mach-s3c64xx/mach-anw6410.c +++ b/arch/arm/mach-s3c64xx/mach-anw6410.c @@ -49,6 +49,7 @@  #include <plat/devs.h>  #include <plat/cpu.h>  #include <mach/regs-gpio.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "regs-modem.h" @@ -208,6 +209,7 @@ static void __init anw6410_map_io(void)  	s3c64xx_init_io(anw6410_iodesc, ARRAY_SIZE(anw6410_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(anw6410_uartcfgs, ARRAY_SIZE(anw6410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	anw6410_lcd_mode_set();  } @@ -232,6 +234,6 @@ MACHINE_START(ANW6410, "A&W6410")  	.map_io		= anw6410_map_io,  	.init_machine	= anw6410_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-crag6410.c b/arch/arm/mach-s3c64xx/mach-crag6410.c index 1acf02bace5..8ad88ace795 100644 --- a/arch/arm/mach-s3c64xx/mach-crag6410.c +++ b/arch/arm/mach-s3c64xx/mach-crag6410.c @@ -64,6 +64,7 @@  #include <plat/adc.h>  #include <linux/platform_data/i2c-s3c2410.h>  #include <plat/pm.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "crag6410.h" @@ -744,6 +745,7 @@ static void __init crag6410_map_io(void)  	s3c64xx_init_io(NULL, 0);  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(crag6410_uartcfgs, ARRAY_SIZE(crag6410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* LCD type and Bypass set by bootloader */  } @@ -868,6 +870,6 @@ MACHINE_START(WLF_CRAGG_6410, "Wolfson Cragganmore 6410")  	.map_io		= crag6410_map_io,  	.init_machine	= crag6410_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-hmt.c b/arch/arm/mach-s3c64xx/mach-hmt.c index 7212eb9cfeb..5b7f357d8c2 100644 --- a/arch/arm/mach-s3c64xx/mach-hmt.c +++ b/arch/arm/mach-s3c64xx/mach-hmt.c @@ -41,6 +41,7 @@  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -248,6 +249,7 @@ static void __init hmt_map_io(void)  	s3c64xx_init_io(hmt_iodesc, ARRAY_SIZE(hmt_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(hmt_uartcfgs, ARRAY_SIZE(hmt_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init hmt_machine_init(void) @@ -275,6 +277,6 @@ MACHINE_START(HMT, "Airgoo-HMT")  	.map_io		= hmt_map_io,  	.init_machine	= hmt_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-mini6410.c b/arch/arm/mach-s3c64xx/mach-mini6410.c index 4b41fcdaa7b..fc043e3ecdf 100644 --- a/arch/arm/mach-s3c64xx/mach-mini6410.c +++ b/arch/arm/mach-s3c64xx/mach-mini6410.c @@ -41,6 +41,7 @@  #include <video/platform_lcd.h>  #include <video/samsung_fimd.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "regs-modem.h" @@ -232,6 +233,7 @@ static void __init mini6410_map_io(void)  	s3c64xx_init_io(NULL, 0);  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(mini6410_uartcfgs, ARRAY_SIZE(mini6410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* set the LCD type */  	tmp = __raw_readl(S3C64XX_SPCON); @@ -354,6 +356,6 @@ MACHINE_START(MINI6410, "MINI6410")  	.map_io		= mini6410_map_io,  	.init_machine	= mini6410_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-ncp.c b/arch/arm/mach-s3c64xx/mach-ncp.c index 8d3cedd995f..7e2c3908f1f 100644 --- a/arch/arm/mach-s3c64xx/mach-ncp.c +++ b/arch/arm/mach-s3c64xx/mach-ncp.c @@ -43,6 +43,7 @@  #include <plat/clock.h>  #include <plat/devs.h>  #include <plat/cpu.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -87,6 +88,7 @@ static void __init ncp_map_io(void)  	s3c64xx_init_io(ncp_iodesc, ARRAY_SIZE(ncp_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(ncp_uartcfgs, ARRAY_SIZE(ncp_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init ncp_machine_init(void) @@ -103,6 +105,6 @@ MACHINE_START(NCP, "NCP")  	.map_io		= ncp_map_io,  	.init_machine	= ncp_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-real6410.c b/arch/arm/mach-s3c64xx/mach-real6410.c index fa12bd21ad8..8bed37b3d5a 100644 --- a/arch/arm/mach-s3c64xx/mach-real6410.c +++ b/arch/arm/mach-s3c64xx/mach-real6410.c @@ -42,6 +42,7 @@  #include <video/platform_lcd.h>  #include <video/samsung_fimd.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "regs-modem.h" @@ -211,6 +212,7 @@ static void __init real6410_map_io(void)  	s3c64xx_init_io(NULL, 0);  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(real6410_uartcfgs, ARRAY_SIZE(real6410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* set the LCD type */  	tmp = __raw_readl(S3C64XX_SPCON); @@ -333,6 +335,6 @@ MACHINE_START(REAL6410, "REAL6410")  	.map_io		= real6410_map_io,  	.init_machine	= real6410_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-smartq.c b/arch/arm/mach-s3c64xx/mach-smartq.c index fc3e9b32e26..58ac9904127 100644 --- a/arch/arm/mach-s3c64xx/mach-smartq.c +++ b/arch/arm/mach-s3c64xx/mach-smartq.c @@ -38,6 +38,7 @@  #include <linux/platform_data/touchscreen-s3c2410.h>  #include <video/platform_lcd.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "regs-modem.h" @@ -378,6 +379,7 @@ void __init smartq_map_io(void)  	s3c64xx_init_io(smartq_iodesc, ARRAY_SIZE(smartq_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smartq_uartcfgs, ARRAY_SIZE(smartq_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	smartq_lcd_mode_set();  } diff --git a/arch/arm/mach-s3c64xx/mach-smartq5.c b/arch/arm/mach-s3c64xx/mach-smartq5.c index ca2afcfce57..8aca5daf3d0 100644 --- a/arch/arm/mach-s3c64xx/mach-smartq5.c +++ b/arch/arm/mach-s3c64xx/mach-smartq5.c @@ -28,6 +28,7 @@  #include <plat/devs.h>  #include <plat/fb.h>  #include <plat/gpio-cfg.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "mach-smartq.h" @@ -155,6 +156,6 @@ MACHINE_START(SMARTQ5, "SmartQ 5")  	.map_io		= smartq_map_io,  	.init_machine	= smartq5_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-smartq7.c b/arch/arm/mach-s3c64xx/mach-smartq7.c index 37bb0c632a5..a052e107c0b 100644 --- a/arch/arm/mach-s3c64xx/mach-smartq7.c +++ b/arch/arm/mach-s3c64xx/mach-smartq7.c @@ -28,6 +28,7 @@  #include <plat/devs.h>  #include <plat/fb.h>  #include <plat/gpio-cfg.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "mach-smartq.h" @@ -171,6 +172,6 @@ MACHINE_START(SMARTQ7, "SmartQ 7")  	.map_io		= smartq_map_io,  	.init_machine	= smartq7_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-smdk6400.c b/arch/arm/mach-s3c64xx/mach-smdk6400.c index a392869c834..d70c0843aea 100644 --- a/arch/arm/mach-s3c64xx/mach-smdk6400.c +++ b/arch/arm/mach-s3c64xx/mach-smdk6400.c @@ -35,6 +35,7 @@  #include <plat/devs.h>  #include <plat/cpu.h>  #include <linux/platform_data/i2c-s3c2410.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -66,6 +67,7 @@ static void __init smdk6400_map_io(void)  	s3c64xx_init_io(smdk6400_iodesc, ARRAY_SIZE(smdk6400_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk6400_uartcfgs, ARRAY_SIZE(smdk6400_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static struct platform_device *smdk6400_devices[] __initdata = { @@ -92,6 +94,6 @@ MACHINE_START(SMDK6400, "SMDK6400")  	.map_io		= smdk6400_map_io,  	.init_machine	= smdk6400_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s3c64xx/mach-smdk6410.c b/arch/arm/mach-s3c64xx/mach-smdk6410.c index ba7544e2d04..bd3295a19ad 100644 --- a/arch/arm/mach-s3c64xx/mach-smdk6410.c +++ b/arch/arm/mach-s3c64xx/mach-smdk6410.c @@ -69,6 +69,7 @@  #include <linux/platform_data/touchscreen-s3c2410.h>  #include <plat/keypad.h>  #include <plat/backlight.h> +#include <plat/samsung-time.h>  #include "common.h"  #include "regs-modem.h" @@ -634,6 +635,7 @@ static void __init smdk6410_map_io(void)  	s3c64xx_init_io(smdk6410_iodesc, ARRAY_SIZE(smdk6410_iodesc));  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk6410_uartcfgs, ARRAY_SIZE(smdk6410_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  	/* set the LCD type */ @@ -702,6 +704,6 @@ MACHINE_START(SMDK6410, "SMDK6410")  	.map_io		= smdk6410_map_io,  	.init_machine	= smdk6410_machine_init,  	.init_late	= s3c64xx_init_late, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s3c64xx_restart,  MACHINE_END diff --git a/arch/arm/mach-s5p64x0/Kconfig b/arch/arm/mach-s5p64x0/Kconfig index e8742cb7ddd..5a707bdb9ea 100644 --- a/arch/arm/mach-s5p64x0/Kconfig +++ b/arch/arm/mach-s5p64x0/Kconfig @@ -9,16 +9,16 @@ if ARCH_S5P64X0  config CPU_S5P6440  	bool -	select S5P_HRT  	select S5P_SLEEP if PM  	select SAMSUNG_DMADEV +	select SAMSUNG_HRT  	select SAMSUNG_WAKEMASK if PM  	help  	  Enable S5P6440 CPU support  config CPU_S5P6450  	bool -	select S5P_HRT +	select SAMSUNG_HRT  	select S5P_SLEEP if PM  	select SAMSUNG_DMADEV  	select SAMSUNG_WAKEMASK if PM diff --git a/arch/arm/mach-s5p64x0/mach-smdk6440.c b/arch/arm/mach-s5p64x0/mach-smdk6440.c index e23723a5a21..73f71a698a3 100644 --- a/arch/arm/mach-s5p64x0/mach-smdk6440.c +++ b/arch/arm/mach-s5p64x0/mach-smdk6440.c @@ -48,7 +48,7 @@  #include <plat/pll.h>  #include <plat/adc.h>  #include <linux/platform_data/touchscreen-s3c2410.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/backlight.h>  #include <plat/fb.h>  #include <plat/sdhci.h> @@ -229,7 +229,7 @@ static void __init smdk6440_map_io(void)  	s5p64x0_init_io(NULL, 0);  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdk6440_uartcfgs, ARRAY_SIZE(smdk6440_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void s5p6440_set_lcd_interface(void) @@ -273,6 +273,6 @@ MACHINE_START(SMDK6440, "SMDK6440")  	.init_irq	= s5p6440_init_irq,  	.map_io		= smdk6440_map_io,  	.init_machine	= smdk6440_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5p64x0_restart,  MACHINE_END diff --git a/arch/arm/mach-s5p64x0/mach-smdk6450.c b/arch/arm/mach-s5p64x0/mach-smdk6450.c index ca10963a959..18303e12019 100644 --- a/arch/arm/mach-s5p64x0/mach-smdk6450.c +++ b/arch/arm/mach-s5p64x0/mach-smdk6450.c @@ -48,7 +48,7 @@  #include <plat/pll.h>  #include <plat/adc.h>  #include <linux/platform_data/touchscreen-s3c2410.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/backlight.h>  #include <plat/fb.h>  #include <plat/sdhci.h> @@ -248,7 +248,7 @@ static void __init smdk6450_map_io(void)  	s5p64x0_init_io(NULL, 0);  	s3c24xx_init_clocks(19200000);  	s3c24xx_init_uarts(smdk6450_uartcfgs, ARRAY_SIZE(smdk6450_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void s5p6450_set_lcd_interface(void) @@ -292,6 +292,6 @@ MACHINE_START(SMDK6450, "SMDK6450")  	.init_irq	= s5p6450_init_irq,  	.map_io		= smdk6450_map_io,  	.init_machine	= smdk6450_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5p64x0_restart,  MACHINE_END diff --git a/arch/arm/mach-s5pc100/Kconfig b/arch/arm/mach-s5pc100/Kconfig index 15170be97a7..2f456a4533b 100644 --- a/arch/arm/mach-s5pc100/Kconfig +++ b/arch/arm/mach-s5pc100/Kconfig @@ -11,6 +11,7 @@ config CPU_S5PC100  	bool  	select S5P_EXT_INT  	select SAMSUNG_DMADEV +	select SAMSUNG_HRT  	help  	  Enable S5PC100 CPU support diff --git a/arch/arm/mach-s5pc100/mach-smdkc100.c b/arch/arm/mach-s5pc100/mach-smdkc100.c index 185a1958389..8c880f76f27 100644 --- a/arch/arm/mach-s5pc100/mach-smdkc100.c +++ b/arch/arm/mach-s5pc100/mach-smdkc100.c @@ -51,6 +51,7 @@  #include <linux/platform_data/touchscreen-s3c2410.h>  #include <linux/platform_data/asoc-s3c.h>  #include <plat/backlight.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -221,6 +222,7 @@ static void __init smdkc100_map_io(void)  	s5pc100_init_io(NULL, 0);  	s3c24xx_init_clocks(12000000);  	s3c24xx_init_uarts(smdkc100_uartcfgs, ARRAY_SIZE(smdkc100_uartcfgs)); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdkc100_machine_init(void) @@ -255,6 +257,6 @@ MACHINE_START(SMDKC100, "SMDKC100")  	.init_irq	= s5pc100_init_irq,  	.map_io		= smdkc100_map_io,  	.init_machine	= smdkc100_machine_init, -	.init_time	= s3c24xx_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5pc100_restart,  MACHINE_END diff --git a/arch/arm/mach-s5pv210/Kconfig b/arch/arm/mach-s5pv210/Kconfig index 92ad72f0ef9..0963283a7c5 100644 --- a/arch/arm/mach-s5pv210/Kconfig +++ b/arch/arm/mach-s5pv210/Kconfig @@ -12,10 +12,10 @@ if ARCH_S5PV210  config CPU_S5PV210  	bool  	select S5P_EXT_INT -	select S5P_HRT  	select S5P_PM if PM  	select S5P_SLEEP if PM  	select SAMSUNG_DMADEV +	select SAMSUNG_HRT  	help  	  Enable S5PV210 CPU support diff --git a/arch/arm/mach-s5pv210/mach-aquila.c b/arch/arm/mach-s5pv210/mach-aquila.c index 11900a8e88a..ed2b85485b9 100644 --- a/arch/arm/mach-s5pv210/mach-aquila.c +++ b/arch/arm/mach-s5pv210/mach-aquila.c @@ -38,7 +38,7 @@  #include <plat/fb.h>  #include <plat/fimc-core.h>  #include <plat/sdhci.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -651,7 +651,7 @@ static void __init aquila_map_io(void)  	s5pv210_init_io(NULL, 0);  	s3c24xx_init_clocks(24000000);  	s3c24xx_init_uarts(aquila_uartcfgs, ARRAY_SIZE(aquila_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init aquila_machine_init(void) @@ -686,6 +686,6 @@ MACHINE_START(AQUILA, "Aquila")  	.init_irq	= s5pv210_init_irq,  	.map_io		= aquila_map_io,  	.init_machine	= aquila_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5pv210_restart,  MACHINE_END diff --git a/arch/arm/mach-s5pv210/mach-goni.c b/arch/arm/mach-s5pv210/mach-goni.c index e373de44a8b..30b24ad84f4 100644 --- a/arch/arm/mach-s5pv210/mach-goni.c +++ b/arch/arm/mach-s5pv210/mach-goni.c @@ -47,7 +47,7 @@  #include <plat/keypad.h>  #include <plat/sdhci.h>  #include <plat/clock.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/mfc.h>  #include <plat/camport.h> @@ -908,7 +908,7 @@ static void __init goni_map_io(void)  	s5pv210_init_io(NULL, 0);  	s3c24xx_init_clocks(clk_xusbxti.rate);  	s3c24xx_init_uarts(goni_uartcfgs, ARRAY_SIZE(goni_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init goni_reserve(void) @@ -973,7 +973,7 @@ MACHINE_START(GONI, "GONI")  	.init_irq	= s5pv210_init_irq,  	.map_io		= goni_map_io,  	.init_machine	= goni_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.reserve	= &goni_reserve,  	.restart	= s5pv210_restart,  MACHINE_END diff --git a/arch/arm/mach-s5pv210/mach-smdkc110.c b/arch/arm/mach-s5pv210/mach-smdkc110.c index 28bd0248a3e..7c0ed07a78a 100644 --- a/arch/arm/mach-s5pv210/mach-smdkc110.c +++ b/arch/arm/mach-s5pv210/mach-smdkc110.c @@ -29,7 +29,7 @@  #include <linux/platform_data/ata-samsung_cf.h>  #include <linux/platform_data/i2c-s3c2410.h>  #include <plat/pm.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/mfc.h>  #include "common.h" @@ -120,7 +120,7 @@ static void __init smdkc110_map_io(void)  	s5pv210_init_io(NULL, 0);  	s3c24xx_init_clocks(24000000);  	s3c24xx_init_uarts(smdkv210_uartcfgs, ARRAY_SIZE(smdkv210_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init smdkc110_reserve(void) @@ -153,7 +153,7 @@ MACHINE_START(SMDKC110, "SMDKC110")  	.init_irq	= s5pv210_init_irq,  	.map_io		= smdkc110_map_io,  	.init_machine	= smdkc110_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5pv210_restart,  	.reserve	= &smdkc110_reserve,  MACHINE_END diff --git a/arch/arm/mach-s5pv210/mach-smdkv210.c b/arch/arm/mach-s5pv210/mach-smdkv210.c index 3c73f36869b..d50b6f12446 100644 --- a/arch/arm/mach-s5pv210/mach-smdkv210.c +++ b/arch/arm/mach-s5pv210/mach-smdkv210.c @@ -44,7 +44,7 @@  #include <plat/keypad.h>  #include <plat/pm.h>  #include <plat/fb.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include <plat/backlight.h>  #include <plat/mfc.h>  #include <plat/clock.h> @@ -285,7 +285,7 @@ static void __init smdkv210_map_io(void)  	s5pv210_init_io(NULL, 0);  	s3c24xx_init_clocks(clk_xusbxti.rate);  	s3c24xx_init_uarts(smdkv210_uartcfgs, ARRAY_SIZE(smdkv210_uartcfgs)); -	s5p_set_timer_source(S5P_PWM2, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM2, SAMSUNG_PWM4);  }  static void __init smdkv210_reserve(void) @@ -329,7 +329,7 @@ MACHINE_START(SMDKV210, "SMDKV210")  	.init_irq	= s5pv210_init_irq,  	.map_io		= smdkv210_map_io,  	.init_machine	= smdkv210_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5pv210_restart,  	.reserve	= &smdkv210_reserve,  MACHINE_END diff --git a/arch/arm/mach-s5pv210/mach-torbreck.c b/arch/arm/mach-s5pv210/mach-torbreck.c index 2d4c5531819..579afe89842 100644 --- a/arch/arm/mach-s5pv210/mach-torbreck.c +++ b/arch/arm/mach-s5pv210/mach-torbreck.c @@ -26,7 +26,7 @@  #include <plat/devs.h>  #include <plat/cpu.h>  #include <linux/platform_data/i2c-s3c2410.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  #include "common.h" @@ -106,7 +106,7 @@ static void __init torbreck_map_io(void)  	s5pv210_init_io(NULL, 0);  	s3c24xx_init_clocks(24000000);  	s3c24xx_init_uarts(torbreck_uartcfgs, ARRAY_SIZE(torbreck_uartcfgs)); -	s5p_set_timer_source(S5P_PWM3, S5P_PWM4); +	samsung_set_timer_source(SAMSUNG_PWM3, SAMSUNG_PWM4);  }  static void __init torbreck_machine_init(void) @@ -130,6 +130,6 @@ MACHINE_START(TORBRECK, "TORBRECK")  	.init_irq	= s5pv210_init_irq,  	.map_io		= torbreck_map_io,  	.init_machine	= torbreck_machine_init, -	.init_time	= s5p_timer_init, +	.init_time	= samsung_timer_init,  	.restart	= s5pv210_restart,  MACHINE_END diff --git a/arch/arm/mach-shmobile/Kconfig b/arch/arm/mach-shmobile/Kconfig index 9255546e7bf..75d413c004b 100644 --- a/arch/arm/mach-shmobile/Kconfig +++ b/arch/arm/mach-shmobile/Kconfig @@ -16,6 +16,7 @@ config ARCH_SH73A0  	select CPU_V7  	select I2C  	select SH_CLK_CPG +	select RENESAS_INTC_IRQPIN  config ARCH_R8A7740  	bool "R-Mobile A1 (R8A77400)" @@ -31,6 +32,7 @@ config ARCH_R8A7779  	select SH_CLK_CPG  	select USB_ARCH_HAS_EHCI  	select USB_ARCH_HAS_OHCI +	select RENESAS_INTC_IRQPIN  config ARCH_EMEV2  	bool "Emma Mobile EV2" diff --git a/arch/arm/mach-shmobile/Makefile b/arch/arm/mach-shmobile/Makefile index e1fac57514b..b646ff4d742 100644 --- a/arch/arm/mach-shmobile/Makefile +++ b/arch/arm/mach-shmobile/Makefile @@ -14,10 +14,9 @@ obj-$(CONFIG_ARCH_EMEV2)	+= setup-emev2.o clock-emev2.o  # SMP objects  smp-y				:= platsmp.o headsmp.o -smp-$(CONFIG_HOTPLUG_CPU)	+= hotplug.o -smp-$(CONFIG_ARCH_SH73A0)	+= smp-sh73a0.o headsmp-sh73a0.o -smp-$(CONFIG_ARCH_R8A7779)	+= smp-r8a7779.o -smp-$(CONFIG_ARCH_EMEV2)	+= smp-emev2.o +smp-$(CONFIG_ARCH_SH73A0)	+= smp-sh73a0.o headsmp-scu.o +smp-$(CONFIG_ARCH_R8A7779)	+= smp-r8a7779.o headsmp-scu.o +smp-$(CONFIG_ARCH_EMEV2)	+= smp-emev2.o headsmp-scu.o  # IRQ objects  obj-$(CONFIG_ARCH_SH7372)	+= entry-intc.o diff --git a/arch/arm/mach-shmobile/board-kzm9g.c b/arch/arm/mach-shmobile/board-kzm9g.c index 7f3a6b7e7b7..d34d12ae496 100644 --- a/arch/arm/mach-shmobile/board-kzm9g.c +++ b/arch/arm/mach-shmobile/board-kzm9g.c @@ -81,7 +81,7 @@ static struct resource smsc9221_resources[] = {  		.flags	= IORESOURCE_MEM,  	},  	[1] = { -		.start	= intcs_evt2irq(0x260), /* IRQ3 */ +		.start	= irq_pin(3), /* IRQ3 */  		.flags	= IORESOURCE_IRQ,  	},  }; @@ -115,7 +115,7 @@ static struct resource usb_resources[] = {  		.flags	= IORESOURCE_MEM,  	},  	[1] = { -		.start	= intcs_evt2irq(0x220), /* IRQ1 */ +		.start	= irq_pin(1), /* IRQ1 */  		.flags	= IORESOURCE_IRQ,  	},  }; @@ -138,7 +138,7 @@ struct usbhs_private {  	struct renesas_usbhs_platform_info info;  }; -#define IRQ15			intcs_evt2irq(0x03e0) +#define IRQ15			irq_pin(15)  #define USB_PHY_MODE		(1 << 4)  #define USB_PHY_INT_EN		((1 << 3) | (1 << 2))  #define USB_PHY_ON		(1 << 1) @@ -563,25 +563,25 @@ static struct i2c_board_info i2c0_devices[] = {  	},  	{  		I2C_BOARD_INFO("ak8975", 0x0c), -		.irq = intcs_evt2irq(0x3380), /* IRQ28 */ +		.irq = irq_pin(28), /* IRQ28 */  	},  	{  		I2C_BOARD_INFO("adxl34x", 0x1d), -		.irq = intcs_evt2irq(0x3340), /* IRQ26 */ +		.irq = irq_pin(26), /* IRQ26 */  	},  };  static struct i2c_board_info i2c1_devices[] = {  	{  		I2C_BOARD_INFO("st1232-ts", 0x55), -		.irq = intcs_evt2irq(0x300), /* IRQ8 */ +		.irq = irq_pin(8), /* IRQ8 */  	},  };  static struct i2c_board_info i2c3_devices[] = {  	{  		I2C_BOARD_INFO("pcf8575", 0x20), -		.irq		= intcs_evt2irq(0x3260), /* IRQ19 */ +		.irq = irq_pin(19), /* IRQ19 */  		.platform_data = &pcf8575_pdata,  	},  }; diff --git a/arch/arm/mach-shmobile/clock-r8a7740.c b/arch/arm/mach-shmobile/clock-r8a7740.c index 19ce885a3b4..1feb9a2286a 100644 --- a/arch/arm/mach-shmobile/clock-r8a7740.c +++ b/arch/arm/mach-shmobile/clock-r8a7740.c @@ -593,29 +593,42 @@ static struct clk_lookup lookups[] = {  	CLKDEV_DEV_ID("sh_mobile_ceu.1",	&mstp_clks[MSTP128]),  	CLKDEV_DEV_ID("sh-sci.4",		&mstp_clks[MSTP200]), +	CLKDEV_DEV_ID("e6c80000.sci",		&mstp_clks[MSTP200]),  	CLKDEV_DEV_ID("sh-sci.3",		&mstp_clks[MSTP201]), +	CLKDEV_DEV_ID("e6c70000.sci",		&mstp_clks[MSTP201]),  	CLKDEV_DEV_ID("sh-sci.2",		&mstp_clks[MSTP202]), +	CLKDEV_DEV_ID("e6c60000.sci",		&mstp_clks[MSTP202]),  	CLKDEV_DEV_ID("sh-sci.1",		&mstp_clks[MSTP203]), +	CLKDEV_DEV_ID("e6c50000.sci",		&mstp_clks[MSTP203]),  	CLKDEV_DEV_ID("sh-sci.0",		&mstp_clks[MSTP204]), +	CLKDEV_DEV_ID("e6c40000.sci",		&mstp_clks[MSTP204]),  	CLKDEV_DEV_ID("sh-sci.8",		&mstp_clks[MSTP206]), +	CLKDEV_DEV_ID("e6c30000.sci",		&mstp_clks[MSTP206]),  	CLKDEV_DEV_ID("sh-sci.5",		&mstp_clks[MSTP207]), +	CLKDEV_DEV_ID("e6cb0000.sci",		&mstp_clks[MSTP207]),  	CLKDEV_DEV_ID("sh-dma-engine.3",	&mstp_clks[MSTP214]),  	CLKDEV_DEV_ID("sh-dma-engine.2",	&mstp_clks[MSTP216]),  	CLKDEV_DEV_ID("sh-dma-engine.1",	&mstp_clks[MSTP217]),  	CLKDEV_DEV_ID("sh-dma-engine.0",	&mstp_clks[MSTP218]),  	CLKDEV_DEV_ID("sh-sci.7",		&mstp_clks[MSTP222]), +	CLKDEV_DEV_ID("e6cd0000.sci",		&mstp_clks[MSTP222]),  	CLKDEV_DEV_ID("sh-sci.6",		&mstp_clks[MSTP230]), +	CLKDEV_DEV_ID("e6cc0000.sci",		&mstp_clks[MSTP230]),  	CLKDEV_DEV_ID("sh_cmt.10",		&mstp_clks[MSTP329]),  	CLKDEV_DEV_ID("sh_fsi2",		&mstp_clks[MSTP328]),  	CLKDEV_DEV_ID("i2c-sh_mobile.1",	&mstp_clks[MSTP323]),  	CLKDEV_DEV_ID("renesas_usbhs",		&mstp_clks[MSTP320]),  	CLKDEV_DEV_ID("sh_mobile_sdhi.0",	&mstp_clks[MSTP314]), +	CLKDEV_DEV_ID("e6850000.sdhi",          &mstp_clks[MSTP314]),  	CLKDEV_DEV_ID("sh_mobile_sdhi.1",	&mstp_clks[MSTP313]), +	CLKDEV_DEV_ID("e6860000.sdhi",          &mstp_clks[MSTP313]),  	CLKDEV_DEV_ID("sh_mmcif",		&mstp_clks[MSTP312]), +	CLKDEV_DEV_ID("e6bd0000.mmcif",         &mstp_clks[MSTP312]),  	CLKDEV_DEV_ID("sh-eth",			&mstp_clks[MSTP309]),  	CLKDEV_DEV_ID("sh_mobile_sdhi.2",	&mstp_clks[MSTP415]), +	CLKDEV_DEV_ID("e6870000.sdhi",          &mstp_clks[MSTP415]),  	/* ICK */  	CLKDEV_ICK_ID("host",	"renesas_usbhs",	&mstp_clks[MSTP416]), diff --git a/arch/arm/mach-shmobile/clock-r8a7779.c b/arch/arm/mach-shmobile/clock-r8a7779.c index 1db36537255..d9edeaf6600 100644 --- a/arch/arm/mach-shmobile/clock-r8a7779.c +++ b/arch/arm/mach-shmobile/clock-r8a7779.c @@ -87,7 +87,8 @@ static struct clk div4_clks[DIV4_NR] = {  };  enum { MSTP323, MSTP322, MSTP321, MSTP320, -	MSTP101, MSTP100, +	MSTP115, +	MSTP103, MSTP101, MSTP100,  	MSTP030,  	MSTP029, MSTP028, MSTP027, MSTP026, MSTP025, MSTP024, MSTP023, MSTP022, MSTP021,  	MSTP016, MSTP015, MSTP014, @@ -99,6 +100,8 @@ static struct clk mstp_clks[MSTP_NR] = {  	[MSTP322] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR3, 22, 0), /* SDHI1 */  	[MSTP321] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR3, 21, 0), /* SDHI2 */  	[MSTP320] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR3, 20, 0), /* SDHI3 */ +	[MSTP115] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1, 15, 0), /* SATA */ +	[MSTP103] = SH_CLK_MSTP32(&div4_clks[DIV4_S], MSTPCR1,  3, 0), /* DU */  	[MSTP101] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1,  1, 0), /* USB2 */  	[MSTP100] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR1,  0, 0), /* USB0/1 */  	[MSTP030] = SH_CLK_MSTP32(&div4_clks[DIV4_P], MSTPCR0, 30, 0), /* I2C0 */ @@ -156,6 +159,8 @@ static struct clk_lookup lookups[] = {  	CLKDEV_CON_ID("peripheral_clk",	&div4_clks[DIV4_P]),  	/* MSTP32 clocks */ +	CLKDEV_DEV_ID("sata_rcar", &mstp_clks[MSTP115]), /* SATA */ +	CLKDEV_DEV_ID("fc600000.sata", &mstp_clks[MSTP115]), /* SATA w/DT */  	CLKDEV_DEV_ID("ehci-platform.1", &mstp_clks[MSTP101]), /* USB EHCI port2 */  	CLKDEV_DEV_ID("ohci-platform.1", &mstp_clks[MSTP101]), /* USB OHCI port2 */  	CLKDEV_DEV_ID("ehci-platform.0", &mstp_clks[MSTP100]), /* USB EHCI port0/1 */ @@ -180,6 +185,7 @@ static struct clk_lookup lookups[] = {  	CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP322]), /* SDHI1 */  	CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP321]), /* SDHI2 */  	CLKDEV_DEV_ID("sh_mobile_sdhi.3", &mstp_clks[MSTP320]), /* SDHI3 */ +	CLKDEV_DEV_ID("rcar-du.0", &mstp_clks[MSTP103]), /* DU */  };  void __init r8a7779_clock_init(void) diff --git a/arch/arm/mach-shmobile/clock-sh73a0.c b/arch/arm/mach-shmobile/clock-sh73a0.c index afa5423a0f9..71843dd39e1 100644 --- a/arch/arm/mach-shmobile/clock-sh73a0.c +++ b/arch/arm/mach-shmobile/clock-sh73a0.c @@ -265,12 +265,12 @@ enum { DIV4_I, DIV4_ZG, DIV4_M3, DIV4_B, DIV4_M1, DIV4_M2,  static struct clk div4_clks[DIV4_NR] = {  	[DIV4_I] = DIV4(FRQCRA, 20, 0xdff, CLK_ENABLE_ON_INIT), -	[DIV4_ZG] = DIV4(FRQCRA, 16, 0xd7f, CLK_ENABLE_ON_INIT), +	[DIV4_ZG] = SH_CLK_DIV4(&pll0_clk, FRQCRA, 16, 0xd7f, CLK_ENABLE_ON_INIT),  	[DIV4_M3] = DIV4(FRQCRA, 12, 0x1dff, CLK_ENABLE_ON_INIT),  	[DIV4_B] = DIV4(FRQCRA, 8, 0xdff, CLK_ENABLE_ON_INIT),  	[DIV4_M1] = DIV4(FRQCRA, 4, 0x1dff, 0),  	[DIV4_M2] = DIV4(FRQCRA, 0, 0x1dff, 0), -	[DIV4_Z] = DIV4(FRQCRB, 24, 0x97f, 0), +	[DIV4_Z] = SH_CLK_DIV4(&pll0_clk, FRQCRB, 24, 0x97f, 0),  	[DIV4_ZTR] = DIV4(FRQCRB, 20, 0xdff, 0),  	[DIV4_ZT] = DIV4(FRQCRB, 16, 0xdff, 0),  	[DIV4_ZX] = DIV4(FRQCRB, 12, 0xdff, 0), @@ -581,10 +581,13 @@ static struct clk_lookup lookups[] = {  	CLKDEV_DEV_ID("e6822000.i2c", &mstp_clks[MSTP323]), /* I2C1 */  	CLKDEV_DEV_ID("renesas_usbhs", &mstp_clks[MSTP322]), /* USB */  	CLKDEV_DEV_ID("sh_mobile_sdhi.0", &mstp_clks[MSTP314]), /* SDHI0 */ +	CLKDEV_DEV_ID("ee100000.sdhi", &mstp_clks[MSTP314]), /* SDHI0 */  	CLKDEV_DEV_ID("sh_mobile_sdhi.1", &mstp_clks[MSTP313]), /* SDHI1 */ +	CLKDEV_DEV_ID("ee120000.sdhi", &mstp_clks[MSTP313]), /* SDHI1 */  	CLKDEV_DEV_ID("sh_mmcif.0", &mstp_clks[MSTP312]), /* MMCIF0 */  	CLKDEV_DEV_ID("e6bd0000.mmcif", &mstp_clks[MSTP312]), /* MMCIF0 */  	CLKDEV_DEV_ID("sh_mobile_sdhi.2", &mstp_clks[MSTP311]), /* SDHI2 */ +	CLKDEV_DEV_ID("ee140000.sdhi", &mstp_clks[MSTP311]), /* SDHI2 */  	CLKDEV_DEV_ID("leds-renesas-tpu.12", &mstp_clks[MSTP303]), /* TPU1 */  	CLKDEV_DEV_ID("leds-renesas-tpu.21", &mstp_clks[MSTP302]), /* TPU2 */  	CLKDEV_DEV_ID("leds-renesas-tpu.30", &mstp_clks[MSTP301]), /* TPU3 */ diff --git a/arch/arm/mach-shmobile/headsmp-sh73a0.S b/arch/arm/mach-shmobile/headsmp-scu.S index bec4c0d9b71..7d113f898e7 100644 --- a/arch/arm/mach-shmobile/headsmp-sh73a0.S +++ b/arch/arm/mach-shmobile/headsmp-scu.S @@ -1,5 +1,5 @@  /* - * SMP support for SoC sh73a0 + * Shared SCU setup for mach-shmobile   *   * Copyright (C) 2012 Bastian Hecht   * @@ -35,11 +35,12 @@   * the physical address as the MMU is still turned off.   */  	.align	12 -ENTRY(sh73a0_secondary_vector) +ENTRY(shmobile_secondary_vector_scu)  	mrc     p15, 0, r0, c0, c0, 5	@ read MIPDR  	and	r0, r0, #3		@ mask out cpu ID  	lsl	r0, r0, #3		@ we will shift by cpu_id * 8 bits -	mov	r1, #0xf0000000		@ SCU base address +	ldr	r1, 2f +	ldr	r1, [r1]		@ SCU base address  	ldr	r2, [r1, #8]		@ SCU Power Status Register  	mov	r3, #3  	bic	r2, r2, r3, lsl r0	@ Clear bits of our CPU (Run Mode) @@ -47,4 +48,10 @@ ENTRY(sh73a0_secondary_vector)  	ldr	pc, 1f  1:	.long shmobile_invalidate_start - PAGE_OFFSET + PLAT_PHYS_OFFSET -ENDPROC(sh73a0_secondary_vector) +2:	.long shmobile_scu_base - PAGE_OFFSET + PLAT_PHYS_OFFSET +ENDPROC(shmobile_secondary_vector_scu) + +	.text +	.globl	shmobile_scu_base +shmobile_scu_base: +	.space	4 diff --git a/arch/arm/mach-shmobile/hotplug.c b/arch/arm/mach-shmobile/hotplug.c deleted file mode 100644 index a1524e3367b..00000000000 --- a/arch/arm/mach-shmobile/hotplug.c +++ /dev/null @@ -1,68 +0,0 @@ -/* - * SMP support for R-Mobile / SH-Mobile - * - * Copyright (C) 2010  Magnus Damm - * - * Based on realview, Copyright (C) 2002 ARM Ltd, All Rights Reserved - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. - */ -#include <linux/kernel.h> -#include <linux/errno.h> -#include <linux/smp.h> -#include <linux/cpumask.h> -#include <linux/delay.h> -#include <linux/of.h> -#include <mach/common.h> -#include <mach/r8a7779.h> -#include <mach/emev2.h> -#include <asm/cacheflush.h> -#include <asm/mach-types.h> - -static cpumask_t dead_cpus; - -void shmobile_cpu_die(unsigned int cpu) -{ -	/* hardware shutdown code running on the CPU that is being offlined */ -	flush_cache_all(); -	dsb(); - -	/* notify platform_cpu_kill() that hardware shutdown is finished */ -	cpumask_set_cpu(cpu, &dead_cpus); - -	/* wait for SoC code in platform_cpu_kill() to shut off CPU core -	 * power. CPU bring up starts from the reset vector. -	 */ -	while (1) { -		/* -		 * here's the WFI -		 */ -		asm(".word	0xe320f003\n" -		    : -		    : -		    : "memory", "cc"); -	} -} - -int shmobile_cpu_disable(unsigned int cpu) -{ -	cpumask_clear_cpu(cpu, &dead_cpus); -	/* -	 * we don't allow CPU 0 to be shutdown (it is still too special -	 * e.g. clock tick interrupts) -	 */ -	return cpu == 0 ? -EPERM : 0; -} - -int shmobile_cpu_disable_any(unsigned int cpu) -{ -	cpumask_clear_cpu(cpu, &dead_cpus); -	return 0; -} - -int shmobile_cpu_is_dead(unsigned int cpu) -{ -	return cpumask_test_cpu(cpu, &dead_cpus); -} diff --git a/arch/arm/mach-shmobile/include/mach/common.h b/arch/arm/mach-shmobile/include/mach/common.h index e48606d8a2b..03f73def2fc 100644 --- a/arch/arm/mach-shmobile/include/mach/common.h +++ b/arch/arm/mach-shmobile/include/mach/common.h @@ -8,6 +8,7 @@ extern void shmobile_setup_delay(unsigned int max_cpu_core_mhz,  struct twd_local_timer;  extern void shmobile_setup_console(void);  extern void shmobile_secondary_vector(void); +extern void shmobile_secondary_vector_scu(void);  struct clk;  extern int shmobile_clk_init(void);  extern void shmobile_handle_irq_intc(struct pt_regs *); @@ -33,23 +34,23 @@ extern int sh7372_do_idle_sysc(unsigned long sleep_mode);  extern struct clk sh7372_extal1_clk;  extern struct clk sh7372_extal2_clk; +extern void sh73a0_init_delay(void);  extern void sh73a0_init_irq(void);  extern void sh73a0_init_irq_dt(void);  extern void sh73a0_map_io(void);  extern void sh73a0_earlytimer_init(void);  extern void sh73a0_add_early_devices(void); -extern void sh73a0_add_early_devices_dt(void);  extern void sh73a0_add_standard_devices(void);  extern void sh73a0_add_standard_devices_dt(void);  extern void sh73a0_clock_init(void);  extern void sh73a0_pinmux_init(void);  extern void sh73a0_pm_init(void); -extern void sh73a0_secondary_vector(void);  extern struct clk sh73a0_extal1_clk;  extern struct clk sh73a0_extal2_clk;  extern struct clk sh73a0_extcki_clk;  extern struct clk sh73a0_extalr_clk; +extern void r8a7740_meram_workaround(void);  extern void r8a7740_init_irq(void);  extern void r8a7740_map_io(void);  extern void r8a7740_add_early_devices(void); @@ -58,16 +59,18 @@ extern void r8a7740_clock_init(u8 md_ck);  extern void r8a7740_pinmux_init(void);  extern void r8a7740_pm_init(void); +extern void r8a7779_init_delay(void);  extern void r8a7779_init_irq(void); +extern void r8a7779_init_irq_extpin(int irlm); +extern void r8a7779_init_irq_dt(void);  extern void r8a7779_map_io(void);  extern void r8a7779_earlytimer_init(void);  extern void r8a7779_add_early_devices(void);  extern void r8a7779_add_standard_devices(void); +extern void r8a7779_add_standard_devices_dt(void);  extern void r8a7779_clock_init(void);  extern void r8a7779_pinmux_init(void);  extern void r8a7779_pm_init(void); -extern void r8a7740_meram_workaround(void); -  extern void r8a7779_register_twd(void);  #ifdef CONFIG_SUSPEND @@ -82,16 +85,7 @@ int shmobile_cpuidle_init(void);  static inline int shmobile_cpuidle_init(void) { return 0; }  #endif -extern void shmobile_cpu_die(unsigned int cpu); -extern int shmobile_cpu_disable(unsigned int cpu); -extern int shmobile_cpu_disable_any(unsigned int cpu); - -#ifdef CONFIG_HOTPLUG_CPU -extern int shmobile_cpu_is_dead(unsigned int cpu); -#else -static inline int shmobile_cpu_is_dead(unsigned int cpu) { return 1; } -#endif - +extern void __iomem *shmobile_scu_base;  extern void shmobile_smp_init_cpus(unsigned int ncores);  static inline void __init shmobile_init_late(void) diff --git a/arch/arm/mach-shmobile/include/mach/irqs.h b/arch/arm/mach-shmobile/include/mach/irqs.h index 06a5da3c305..b2074e2acb1 100644 --- a/arch/arm/mach-shmobile/include/mach/irqs.h +++ b/arch/arm/mach-shmobile/include/mach/irqs.h @@ -5,10 +5,15 @@  /* GIC */  #define gic_spi(nr)		((nr) + 32) +#define gic_iid(nr)		(nr) /* ICCIAR / interrupt ID */  /* INTCS */  #define INTCS_VECT_BASE		0x3400  #define INTCS_VECT(n, vect)	INTC_VECT((n), INTCS_VECT_BASE + (vect))  #define intcs_evt2irq(evt)	evt2irq(INTCS_VECT_BASE + (evt)) +/* External IRQ pins */ +#define IRQPIN_BASE		2000 +#define irq_pin(nr)		((nr) + IRQPIN_BASE) +  #endif /* __ASM_MACH_IRQS_H */ diff --git a/arch/arm/mach-shmobile/intc-r8a7779.c b/arch/arm/mach-shmobile/intc-r8a7779.c index 8807c27f71f..b86dc890872 100644 --- a/arch/arm/mach-shmobile/intc-r8a7779.c +++ b/arch/arm/mach-shmobile/intc-r8a7779.c @@ -19,12 +19,16 @@   */  #include <linux/kernel.h>  #include <linux/init.h> +#include <linux/platform_device.h>  #include <linux/interrupt.h>  #include <linux/irq.h>  #include <linux/io.h>  #include <linux/irqchip/arm-gic.h> +#include <linux/platform_data/irq-renesas-intc-irqpin.h> +#include <linux/irqchip.h>  #include <mach/common.h>  #include <mach/intc.h> +#include <mach/irqs.h>  #include <mach/r8a7779.h>  #include <asm/mach-types.h>  #include <asm/mach/arch.h> @@ -38,18 +42,61 @@  #define INT2NTSR0 IOMEM(0xfe700060)  #define INT2NTSR1 IOMEM(0xfe700064) +static struct renesas_intc_irqpin_config irqpin0_platform_data = { +	.irq_base = irq_pin(0), /* IRQ0 -> IRQ3 */ +	.sense_bitfield_width = 2, +}; + +static struct resource irqpin0_resources[] = { +	DEFINE_RES_MEM(0xfe78001c, 4), /* ICR1 */ +	DEFINE_RES_MEM(0xfe780010, 4), /* INTPRI */ +	DEFINE_RES_MEM(0xfe780024, 4), /* INTREQ */ +	DEFINE_RES_MEM(0xfe780044, 4), /* INTMSK0 */ +	DEFINE_RES_MEM(0xfe780064, 4), /* INTMSKCLR0 */ +	DEFINE_RES_IRQ(gic_spi(27)), /* IRQ0 */ +	DEFINE_RES_IRQ(gic_spi(28)), /* IRQ1 */ +	DEFINE_RES_IRQ(gic_spi(29)), /* IRQ2 */ +	DEFINE_RES_IRQ(gic_spi(30)), /* IRQ3 */ +}; + +static struct platform_device irqpin0_device = { +	.name		= "renesas_intc_irqpin", +	.id		= 0, +	.resource	= irqpin0_resources, +	.num_resources	= ARRAY_SIZE(irqpin0_resources), +	.dev		= { +		.platform_data	= &irqpin0_platform_data, +	}, +}; + +void __init r8a7779_init_irq_extpin(int irlm) +{ +	void __iomem *icr0 = ioremap_nocache(0xfe780000, PAGE_SIZE); +	unsigned long tmp; + +	if (icr0) { +		tmp = ioread32(icr0); +		if (irlm) +			tmp |= 1 << 23; /* IRQ0 -> IRQ3 as individual pins */ +		else +			tmp &= ~(1 << 23); /* IRL mode - not supported */ +		tmp |= (1 << 21); /* LVLMODE = 1 */ +		iowrite32(tmp, icr0); +		iounmap(icr0); + +		if (irlm) +			platform_device_register(&irqpin0_device); +	} else +		pr_warn("r8a7779: unable to setup external irq pin mode\n"); +} +  static int r8a7779_set_wake(struct irq_data *data, unsigned int on)  {  	return 0; /* always allow wakeup */  } -void __init r8a7779_init_irq(void) +static void __init r8a7779_init_irq_common(void)  { -	void __iomem *gic_dist_base = IOMEM(0xf0001000); -	void __iomem *gic_cpu_base = IOMEM(0xf0000100); - -	/* use GIC to handle interrupts */ -	gic_init(0, 29, gic_dist_base, gic_cpu_base);  	gic_arch_extn.irq_set_wake = r8a7779_set_wake;  	/* route all interrupts to ARM */ @@ -63,3 +110,22 @@ void __init r8a7779_init_irq(void)  	__raw_writel(0xbffffffc, INT2SMSKCR3);  	__raw_writel(0x003fee3f, INT2SMSKCR4);  } + +void __init r8a7779_init_irq(void) +{ +	void __iomem *gic_dist_base = IOMEM(0xf0001000); +	void __iomem *gic_cpu_base = IOMEM(0xf0000100); + +	/* use GIC to handle interrupts */ +	gic_init(0, 29, gic_dist_base, gic_cpu_base); + +	r8a7779_init_irq_common(); +} + +#ifdef CONFIG_OF +void __init r8a7779_init_irq_dt(void) +{ +	irqchip_init(); +	r8a7779_init_irq_common(); +} +#endif diff --git a/arch/arm/mach-shmobile/intc-sh73a0.c b/arch/arm/mach-shmobile/intc-sh73a0.c index 91faba666d4..19a26f4579b 100644 --- a/arch/arm/mach-shmobile/intc-sh73a0.c +++ b/arch/arm/mach-shmobile/intc-sh73a0.c @@ -260,108 +260,6 @@ static int sh73a0_set_wake(struct irq_data *data, unsigned int on)  	return 0; /* always allow wakeup */  } -#define RELOC_BASE 0x1200 - -/* INTCA IRQ pins at INTCS + RELOC_BASE to make space for GIC+INTC handling */ -#define INTCS_VECT_RELOC(n, vect) INTCS_VECT((n), (vect) + RELOC_BASE) - -INTC_IRQ_PINS_32(intca_irq_pins, 0xe6900000, -		 INTCS_VECT_RELOC, "sh73a0-intca-irq-pins"); - -static int to_gic_irq(struct irq_data *data) -{ -	unsigned int vect = irq2evt(data->irq) - INTCS_VECT_BASE; - -	if (vect >= 0x3200) -		vect -= 0x3000; -	else -		vect -= 0x0200; - -	return gic_spi((vect >> 5) + 1); -} - -static int to_intca_reloc_irq(struct irq_data *data) -{ -	return data->irq + (RELOC_BASE >> 5); -} - -#define irq_cb(cb, irq) irq_get_chip(irq)->cb(irq_get_irq_data(irq)) -#define irq_cbp(cb, irq, p...) irq_get_chip(irq)->cb(irq_get_irq_data(irq), p) - -static void intca_gic_enable(struct irq_data *data) -{ -	irq_cb(irq_unmask, to_intca_reloc_irq(data)); -	irq_cb(irq_unmask, to_gic_irq(data)); -} - -static void intca_gic_disable(struct irq_data *data) -{ -	irq_cb(irq_mask, to_gic_irq(data)); -	irq_cb(irq_mask, to_intca_reloc_irq(data)); -} - -static void intca_gic_mask_ack(struct irq_data *data) -{ -	irq_cb(irq_mask, to_gic_irq(data)); -	irq_cb(irq_mask_ack, to_intca_reloc_irq(data)); -} - -static void intca_gic_eoi(struct irq_data *data) -{ -	irq_cb(irq_eoi, to_gic_irq(data)); -} - -static int intca_gic_set_type(struct irq_data *data, unsigned int type) -{ -	return irq_cbp(irq_set_type, to_intca_reloc_irq(data), type); -} - -#ifdef CONFIG_SMP -static int intca_gic_set_affinity(struct irq_data *data, -				  const struct cpumask *cpumask, -				  bool force) -{ -	return irq_cbp(irq_set_affinity, to_gic_irq(data), cpumask, force); -} -#endif - -struct irq_chip intca_gic_irq_chip = { -	.name			= "INTCA-GIC", -	.irq_mask		= intca_gic_disable, -	.irq_unmask		= intca_gic_enable, -	.irq_mask_ack		= intca_gic_mask_ack, -	.irq_eoi		= intca_gic_eoi, -	.irq_enable		= intca_gic_enable, -	.irq_disable		= intca_gic_disable, -	.irq_shutdown		= intca_gic_disable, -	.irq_set_type		= intca_gic_set_type, -	.irq_set_wake		= sh73a0_set_wake, -#ifdef CONFIG_SMP -	.irq_set_affinity	= intca_gic_set_affinity, -#endif -}; - -static int to_intc_vect(int irq) -{ -	unsigned int irq_pin = irq - gic_spi(1); -	unsigned int offs; - -	if (irq_pin < 16) -		offs = 0x0200; -	else -		offs = 0x3000; - -	return offs + (irq_pin << 5); -} - -static irqreturn_t sh73a0_irq_pin_demux(int irq, void *dev_id) -{ -	generic_handle_irq(intcs_evt2irq(to_intc_vect(irq))); -	return IRQ_HANDLED; -} - -static struct irqaction sh73a0_irq_pin_cascade[32]; -  #define PINTER0_PHYS 0xe69000a0  #define PINTER1_PHYS 0xe69000a4  #define PINTER0_VIRT IOMEM(0xe69000a0) @@ -422,13 +320,11 @@ void __init sh73a0_init_irq(void)  	void __iomem *gic_dist_base = IOMEM(0xf0001000);  	void __iomem *gic_cpu_base = IOMEM(0xf0000100);  	void __iomem *intevtsa = ioremap_nocache(0xffd20100, PAGE_SIZE); -	int k, n;  	gic_init(0, 29, gic_dist_base, gic_cpu_base);  	gic_arch_extn.irq_set_wake = sh73a0_set_wake;  	register_intc_controller(&intcs_desc); -	register_intc_controller(&intca_irq_pins_desc);  	register_intc_controller(&intc_pint0_desc);  	register_intc_controller(&intc_pint1_desc); @@ -438,19 +334,6 @@ void __init sh73a0_init_irq(void)  	sh73a0_intcs_cascade.dev_id = intevtsa;  	setup_irq(gic_spi(50), &sh73a0_intcs_cascade); -	/* IRQ pins require special handling through INTCA and GIC */ -	for (k = 0; k < 32; k++) { -		sh73a0_irq_pin_cascade[k].name = "INTCA-GIC cascade"; -		sh73a0_irq_pin_cascade[k].handler = sh73a0_irq_pin_demux; -		setup_irq(gic_spi(1 + k), &sh73a0_irq_pin_cascade[k]); - -		n = intcs_evt2irq(to_intc_vect(gic_spi(1 + k))); -		WARN_ON(irq_alloc_desc_at(n, numa_node_id()) != n); -		irq_set_chip_and_handler_name(n, &intca_gic_irq_chip, -					      handle_level_irq, "level"); -		set_irq_flags(n, IRQF_VALID); /* yuck */ -	} -  	/* PINT pins are sanely tied to the GIC as SPI */  	sh73a0_pint0_cascade.name = "PINT0 cascade";  	sh73a0_pint0_cascade.handler = sh73a0_pint0_demux; @@ -460,11 +343,3 @@ void __init sh73a0_init_irq(void)  	sh73a0_pint1_cascade.handler = sh73a0_pint1_demux;  	setup_irq(gic_spi(34), &sh73a0_pint1_cascade);  } - -#ifdef CONFIG_OF -void __init sh73a0_init_irq_dt(void) -{ -	irqchip_init(); -	gic_arch_extn.irq_set_wake = sh73a0_set_wake; -} -#endif diff --git a/arch/arm/mach-shmobile/setup-emev2.c b/arch/arm/mach-shmobile/setup-emev2.c index 47662a581c0..e4545c15272 100644 --- a/arch/arm/mach-shmobile/setup-emev2.c +++ b/arch/arm/mach-shmobile/setup-emev2.c @@ -404,7 +404,7 @@ void __init emev2_add_standard_devices(void)  			     ARRAY_SIZE(emev2_late_devices));  } -void __init emev2_init_delay(void) +static void __init emev2_init_delay(void)  {  	shmobile_setup_delay(533, 1, 3); /* Cortex-A9 @ 533MHz */  } @@ -439,7 +439,7 @@ static const struct of_dev_auxdata emev2_auxdata_lookup[] __initconst = {  	{ }  }; -void __init emev2_add_standard_devices_dt(void) +static void __init emev2_add_standard_devices_dt(void)  {  	of_platform_populate(NULL, of_default_bus_match_table,  			     emev2_auxdata_lookup, NULL); diff --git a/arch/arm/mach-shmobile/setup-r8a7779.c b/arch/arm/mach-shmobile/setup-r8a7779.c index c54ff9b29fe..042df35e71a 100644 --- a/arch/arm/mach-shmobile/setup-r8a7779.c +++ b/arch/arm/mach-shmobile/setup-r8a7779.c @@ -21,6 +21,7 @@  #include <linux/init.h>  #include <linux/interrupt.h>  #include <linux/irq.h> +#include <linux/of_platform.h>  #include <linux/platform_device.h>  #include <linux/delay.h>  #include <linux/input.h> @@ -28,6 +29,7 @@  #include <linux/serial_sci.h>  #include <linux/sh_intc.h>  #include <linux/sh_timer.h> +#include <linux/dma-mapping.h>  #include <mach/hardware.h>  #include <mach/irqs.h>  #include <mach/r8a7779.h> @@ -91,7 +93,7 @@ static struct plat_sci_port scif0_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(88)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x78)),  };  static struct platform_device scif0_device = { @@ -108,7 +110,7 @@ static struct plat_sci_port scif1_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(89)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x79)),  };  static struct platform_device scif1_device = { @@ -125,7 +127,7 @@ static struct plat_sci_port scif2_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(90)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x7a)),  };  static struct platform_device scif2_device = { @@ -142,7 +144,7 @@ static struct plat_sci_port scif3_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(91)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x7b)),  };  static struct platform_device scif3_device = { @@ -159,7 +161,7 @@ static struct plat_sci_port scif4_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(92)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x7c)),  };  static struct platform_device scif4_device = { @@ -176,7 +178,7 @@ static struct plat_sci_port scif5_platform_data = {  	.scscr		= SCSCR_RE | SCSCR_TE | SCSCR_CKE1,  	.scbrr_algo_id	= SCBRR_ALGO_2,  	.type		= PORT_SCIF, -	.irqs		= SCIx_IRQ_MUXED(gic_spi(93)), +	.irqs		= SCIx_IRQ_MUXED(gic_iid(0x7d)),  };  static struct platform_device scif5_device = { @@ -203,7 +205,7 @@ static struct resource tmu00_resources[] = {  		.flags	= IORESOURCE_MEM,  	},  	[1] = { -		.start	= gic_spi(32), +		.start	= gic_iid(0x40),  		.flags	= IORESOURCE_IRQ,  	},  }; @@ -233,7 +235,7 @@ static struct resource tmu01_resources[] = {  		.flags	= IORESOURCE_MEM,  	},  	[1] = { -		.start	= gic_spi(33), +		.start	= gic_iid(0x41),  		.flags	= IORESOURCE_IRQ,  	},  }; @@ -255,7 +257,7 @@ static struct resource rcar_i2c0_res[] = {  		.end    = 0xffc70fff,  		.flags  = IORESOURCE_MEM,  	}, { -		.start  = gic_spi(79), +		.start  = gic_iid(0x6f),  		.flags  = IORESOURCE_IRQ,  	},  }; @@ -273,7 +275,7 @@ static struct resource rcar_i2c1_res[] = {  		.end    = 0xffc71fff,  		.flags  = IORESOURCE_MEM,  	}, { -		.start  = gic_spi(82), +		.start  = gic_iid(0x72),  		.flags  = IORESOURCE_IRQ,  	},  }; @@ -291,7 +293,7 @@ static struct resource rcar_i2c2_res[] = {  		.end    = 0xffc72fff,  		.flags  = IORESOURCE_MEM,  	}, { -		.start  = gic_spi(80), +		.start  = gic_iid(0x70),  		.flags  = IORESOURCE_IRQ,  	},  }; @@ -309,7 +311,7 @@ static struct resource rcar_i2c3_res[] = {  		.end    = 0xffc73fff,  		.flags  = IORESOURCE_MEM,  	}, { -		.start  = gic_spi(81), +		.start  = gic_iid(0x71),  		.flags  = IORESOURCE_IRQ,  	},  }; @@ -321,7 +323,31 @@ static struct platform_device i2c3_device = {  	.num_resources	= ARRAY_SIZE(rcar_i2c3_res),  }; -static struct platform_device *r8a7779_early_devices[] __initdata = { +static struct resource sata_resources[] = { +	[0] = { +		.name	= "rcar-sata", +		.start	= 0xfc600000, +		.end	= 0xfc601fff, +		.flags	= IORESOURCE_MEM, +	}, +	[1] = { +		.start	= gic_iid(0x84), +		.flags	= IORESOURCE_IRQ, +	}, +}; + +static struct platform_device sata_device = { +	.name		= "sata_rcar", +	.id		= -1, +	.resource	= sata_resources, +	.num_resources	= ARRAY_SIZE(sata_resources), +	.dev		= { +		.dma_mask		= &sata_device.dev.coherent_dma_mask, +		.coherent_dma_mask	= DMA_BIT_MASK(32), +	}, +}; + +static struct platform_device *r8a7779_devices_dt[] __initdata = {  	&scif0_device,  	&scif1_device,  	&scif2_device, @@ -330,13 +356,14 @@ static struct platform_device *r8a7779_early_devices[] __initdata = {  	&scif5_device,  	&tmu00_device,  	&tmu01_device, +}; + +static struct platform_device *r8a7779_late_devices[] __initdata = {  	&i2c0_device,  	&i2c1_device,  	&i2c2_device,  	&i2c3_device, -}; - -static struct platform_device *r8a7779_late_devices[] __initdata = { +	&sata_device,  };  void __init r8a7779_add_standard_devices(void) @@ -349,8 +376,8 @@ void __init r8a7779_add_standard_devices(void)  	r8a7779_init_pm_domains(); -	platform_add_devices(r8a7779_early_devices, -			    ARRAY_SIZE(r8a7779_early_devices)); +	platform_add_devices(r8a7779_devices_dt, +			    ARRAY_SIZE(r8a7779_devices_dt));  	platform_add_devices(r8a7779_late_devices,  			    ARRAY_SIZE(r8a7779_late_devices));  } @@ -367,8 +394,8 @@ void __init r8a7779_earlytimer_init(void)  void __init r8a7779_add_early_devices(void)  { -	early_platform_add_devices(r8a7779_early_devices, -				   ARRAY_SIZE(r8a7779_early_devices)); +	early_platform_add_devices(r8a7779_devices_dt, +				   ARRAY_SIZE(r8a7779_devices_dt));  	/* Early serial console setup is not included here due to  	 * memory map collisions. The SCIF serial ports in r8a7779 @@ -386,3 +413,40 @@ void __init r8a7779_add_early_devices(void)  	 * command line in case of the marzen board.  	 */  } + +#ifdef CONFIG_USE_OF +void __init r8a7779_init_delay(void) +{ +	shmobile_setup_delay(1000, 2, 4); /* Cortex-A9 @ 1000MHz */ +} + +static const struct of_dev_auxdata r8a7779_auxdata_lookup[] __initconst = { +	{}, +}; + +void __init r8a7779_add_standard_devices_dt(void) +{ +	/* clocks are setup late during boot in the case of DT */ +	r8a7779_clock_init(); + +	platform_add_devices(r8a7779_devices_dt, +			     ARRAY_SIZE(r8a7779_devices_dt)); +	of_platform_populate(NULL, of_default_bus_match_table, +			     r8a7779_auxdata_lookup, NULL); +} + +static const char *r8a7779_compat_dt[] __initdata = { +	"renesas,r8a7779", +	NULL, +}; + +DT_MACHINE_START(R8A7779_DT, "Generic R8A7779 (Flattened Device Tree)") +	.map_io		= r8a7779_map_io, +	.init_early	= r8a7779_init_delay, +	.nr_irqs	= NR_IRQS_LEGACY, +	.init_irq	= r8a7779_init_irq_dt, +	.init_machine	= r8a7779_add_standard_devices_dt, +	.init_time	= shmobile_timer_init, +	.dt_compat	= r8a7779_compat_dt, +MACHINE_END +#endif /* CONFIG_USE_OF */ diff --git a/arch/arm/mach-shmobile/setup-sh73a0.c b/arch/arm/mach-shmobile/setup-sh73a0.c index bdab575f88b..e8cd93a5c55 100644 --- a/arch/arm/mach-shmobile/setup-sh73a0.c +++ b/arch/arm/mach-shmobile/setup-sh73a0.c @@ -22,6 +22,7 @@  #include <linux/init.h>  #include <linux/interrupt.h>  #include <linux/irq.h> +#include <linux/irqchip.h>  #include <linux/platform_device.h>  #include <linux/of_platform.h>  #include <linux/delay.h> @@ -32,6 +33,7 @@  #include <linux/sh_intc.h>  #include <linux/sh_timer.h>  #include <linux/platform_data/sh_ipmmu.h> +#include <linux/platform_data/irq-renesas-intc-irqpin.h>  #include <mach/dma-register.h>  #include <mach/hardware.h>  #include <mach/irqs.h> @@ -810,7 +812,128 @@ static struct platform_device ipmmu_device = {  	.num_resources  = ARRAY_SIZE(ipmmu_resources),  }; -static struct platform_device *sh73a0_early_devices_dt[] __initdata = { +static struct renesas_intc_irqpin_config irqpin0_platform_data = { +	.irq_base = irq_pin(0), /* IRQ0 -> IRQ7 */ +}; + +static struct resource irqpin0_resources[] = { +	DEFINE_RES_MEM(0xe6900000, 4), /* ICR1A */ +	DEFINE_RES_MEM(0xe6900010, 4), /* INTPRI00A */ +	DEFINE_RES_MEM(0xe6900020, 1), /* INTREQ00A */ +	DEFINE_RES_MEM(0xe6900040, 1), /* INTMSK00A */ +	DEFINE_RES_MEM(0xe6900060, 1), /* INTMSKCLR00A */ +	DEFINE_RES_IRQ(gic_spi(1)), /* IRQ0 */ +	DEFINE_RES_IRQ(gic_spi(2)), /* IRQ1 */ +	DEFINE_RES_IRQ(gic_spi(3)), /* IRQ2 */ +	DEFINE_RES_IRQ(gic_spi(4)), /* IRQ3 */ +	DEFINE_RES_IRQ(gic_spi(5)), /* IRQ4 */ +	DEFINE_RES_IRQ(gic_spi(6)), /* IRQ5 */ +	DEFINE_RES_IRQ(gic_spi(7)), /* IRQ6 */ +	DEFINE_RES_IRQ(gic_spi(8)), /* IRQ7 */ +}; + +static struct platform_device irqpin0_device = { +	.name		= "renesas_intc_irqpin", +	.id		= 0, +	.resource	= irqpin0_resources, +	.num_resources	= ARRAY_SIZE(irqpin0_resources), +	.dev		= { +		.platform_data	= &irqpin0_platform_data, +	}, +}; + +static struct renesas_intc_irqpin_config irqpin1_platform_data = { +	.irq_base = irq_pin(8), /* IRQ8 -> IRQ15 */ +	.control_parent = true, /* Disable spurious IRQ10 */ +}; + +static struct resource irqpin1_resources[] = { +	DEFINE_RES_MEM(0xe6900004, 4), /* ICR2A */ +	DEFINE_RES_MEM(0xe6900014, 4), /* INTPRI10A */ +	DEFINE_RES_MEM(0xe6900024, 1), /* INTREQ10A */ +	DEFINE_RES_MEM(0xe6900044, 1), /* INTMSK10A */ +	DEFINE_RES_MEM(0xe6900064, 1), /* INTMSKCLR10A */ +	DEFINE_RES_IRQ(gic_spi(9)), /* IRQ8 */ +	DEFINE_RES_IRQ(gic_spi(10)), /* IRQ9 */ +	DEFINE_RES_IRQ(gic_spi(11)), /* IRQ10 */ +	DEFINE_RES_IRQ(gic_spi(12)), /* IRQ11 */ +	DEFINE_RES_IRQ(gic_spi(13)), /* IRQ12 */ +	DEFINE_RES_IRQ(gic_spi(14)), /* IRQ13 */ +	DEFINE_RES_IRQ(gic_spi(15)), /* IRQ14 */ +	DEFINE_RES_IRQ(gic_spi(16)), /* IRQ15 */ +}; + +static struct platform_device irqpin1_device = { +	.name		= "renesas_intc_irqpin", +	.id		= 1, +	.resource	= irqpin1_resources, +	.num_resources	= ARRAY_SIZE(irqpin1_resources), +	.dev		= { +		.platform_data	= &irqpin1_platform_data, +	}, +}; + +static struct renesas_intc_irqpin_config irqpin2_platform_data = { +	.irq_base = irq_pin(16), /* IRQ16 -> IRQ23 */ +}; + +static struct resource irqpin2_resources[] = { +	DEFINE_RES_MEM(0xe6900008, 4), /* ICR3A */ +	DEFINE_RES_MEM(0xe6900018, 4), /* INTPRI20A */ +	DEFINE_RES_MEM(0xe6900028, 1), /* INTREQ20A */ +	DEFINE_RES_MEM(0xe6900048, 1), /* INTMSK20A */ +	DEFINE_RES_MEM(0xe6900068, 1), /* INTMSKCLR20A */ +	DEFINE_RES_IRQ(gic_spi(17)), /* IRQ16 */ +	DEFINE_RES_IRQ(gic_spi(18)), /* IRQ17 */ +	DEFINE_RES_IRQ(gic_spi(19)), /* IRQ18 */ +	DEFINE_RES_IRQ(gic_spi(20)), /* IRQ19 */ +	DEFINE_RES_IRQ(gic_spi(21)), /* IRQ20 */ +	DEFINE_RES_IRQ(gic_spi(22)), /* IRQ21 */ +	DEFINE_RES_IRQ(gic_spi(23)), /* IRQ22 */ +	DEFINE_RES_IRQ(gic_spi(24)), /* IRQ23 */ +}; + +static struct platform_device irqpin2_device = { +	.name		= "renesas_intc_irqpin", +	.id		= 2, +	.resource	= irqpin2_resources, +	.num_resources	= ARRAY_SIZE(irqpin2_resources), +	.dev		= { +		.platform_data	= &irqpin2_platform_data, +	}, +}; + +static struct renesas_intc_irqpin_config irqpin3_platform_data = { +	.irq_base = irq_pin(24), /* IRQ24 -> IRQ31 */ +}; + +static struct resource irqpin3_resources[] = { +	DEFINE_RES_MEM(0xe690000c, 4), /* ICR4A */ +	DEFINE_RES_MEM(0xe690001c, 4), /* INTPRI30A */ +	DEFINE_RES_MEM(0xe690002c, 1), /* INTREQ30A */ +	DEFINE_RES_MEM(0xe690004c, 1), /* INTMSK30A */ +	DEFINE_RES_MEM(0xe690006c, 1), /* INTMSKCLR30A */ +	DEFINE_RES_IRQ(gic_spi(25)), /* IRQ24 */ +	DEFINE_RES_IRQ(gic_spi(26)), /* IRQ25 */ +	DEFINE_RES_IRQ(gic_spi(27)), /* IRQ26 */ +	DEFINE_RES_IRQ(gic_spi(28)), /* IRQ27 */ +	DEFINE_RES_IRQ(gic_spi(29)), /* IRQ28 */ +	DEFINE_RES_IRQ(gic_spi(30)), /* IRQ29 */ +	DEFINE_RES_IRQ(gic_spi(31)), /* IRQ30 */ +	DEFINE_RES_IRQ(gic_spi(32)), /* IRQ31 */ +}; + +static struct platform_device irqpin3_device = { +	.name		= "renesas_intc_irqpin", +	.id		= 3, +	.resource	= irqpin3_resources, +	.num_resources	= ARRAY_SIZE(irqpin3_resources), +	.dev		= { +		.platform_data	= &irqpin3_platform_data, +	}, +}; + +static struct platform_device *sh73a0_devices_dt[] __initdata = {  	&scif0_device,  	&scif1_device,  	&scif2_device, @@ -838,6 +961,10 @@ static struct platform_device *sh73a0_late_devices[] __initdata = {  	&dma0_device,  	&mpdma0_device,  	&pmu_device, +	&irqpin0_device, +	&irqpin1_device, +	&irqpin2_device, +	&irqpin3_device,  };  #define SRCR2          IOMEM(0xe61580b0) @@ -847,8 +974,8 @@ void __init sh73a0_add_standard_devices(void)  	/* Clear software reset bit on SY-DMAC module */  	__raw_writel(__raw_readl(SRCR2) & ~(1 << 18), SRCR2); -	platform_add_devices(sh73a0_early_devices_dt, -			    ARRAY_SIZE(sh73a0_early_devices_dt)); +	platform_add_devices(sh73a0_devices_dt, +			    ARRAY_SIZE(sh73a0_devices_dt));  	platform_add_devices(sh73a0_early_devices,  			    ARRAY_SIZE(sh73a0_early_devices));  	platform_add_devices(sh73a0_late_devices, @@ -867,8 +994,8 @@ void __init sh73a0_earlytimer_init(void)  void __init sh73a0_add_early_devices(void)  { -	early_platform_add_devices(sh73a0_early_devices_dt, -				   ARRAY_SIZE(sh73a0_early_devices_dt)); +	early_platform_add_devices(sh73a0_devices_dt, +				   ARRAY_SIZE(sh73a0_devices_dt));  	early_platform_add_devices(sh73a0_early_devices,  				   ARRAY_SIZE(sh73a0_early_devices)); @@ -878,23 +1005,9 @@ void __init sh73a0_add_early_devices(void)  #ifdef CONFIG_USE_OF -/* Please note that the clock initialisation shcheme used in - * sh73a0_add_early_devices_dt() and sh73a0_add_standard_devices_dt() - * does not work with SMP as there is a yet to be resolved lock-up in - * workqueue initialisation. - * - * CONFIG_SMP should be disabled when using this code. - */ - -void __init sh73a0_add_early_devices_dt(void) +void __init sh73a0_init_delay(void)  {  	shmobile_setup_delay(1196, 44, 46); /* Cortex-A9 @ 1196MHz */ - -	early_platform_add_devices(sh73a0_early_devices_dt, -				   ARRAY_SIZE(sh73a0_early_devices_dt)); - -	/* setup early console here as well */ -	shmobile_setup_console();  }  static const struct of_dev_auxdata sh73a0_auxdata_lookup[] __initconst = { @@ -906,8 +1019,8 @@ void __init sh73a0_add_standard_devices_dt(void)  	/* clocks are setup late during boot in the case of DT */  	sh73a0_clock_init(); -	platform_add_devices(sh73a0_early_devices_dt, -			     ARRAY_SIZE(sh73a0_early_devices_dt)); +	platform_add_devices(sh73a0_devices_dt, +			     ARRAY_SIZE(sh73a0_devices_dt));  	of_platform_populate(NULL, of_default_bus_match_table,  			     sh73a0_auxdata_lookup, NULL);  } @@ -918,10 +1031,11 @@ static const char *sh73a0_boards_compat_dt[] __initdata = {  };  DT_MACHINE_START(SH73A0_DT, "Generic SH73A0 (Flattened Device Tree)") +	.smp		= smp_ops(sh73a0_smp_ops),  	.map_io		= sh73a0_map_io, -	.init_early	= sh73a0_add_early_devices_dt, +	.init_early	= sh73a0_init_delay,  	.nr_irqs	= NR_IRQS_LEGACY, -	.init_irq	= sh73a0_init_irq_dt, +	.init_irq	= irqchip_init,  	.init_machine	= sh73a0_add_standard_devices_dt,  	.init_time	= shmobile_timer_init,  	.dt_compat	= sh73a0_boards_compat_dt, diff --git a/arch/arm/mach-shmobile/smp-emev2.c b/arch/arm/mach-shmobile/smp-emev2.c index 953eb1f9388..8225c16b371 100644 --- a/arch/arm/mach-shmobile/smp-emev2.c +++ b/arch/arm/mach-shmobile/smp-emev2.c @@ -28,63 +28,9 @@  #include <mach/emev2.h>  #include <asm/smp_plat.h>  #include <asm/smp_scu.h> -#include <asm/cacheflush.h>  #define EMEV2_SCU_BASE 0x1e000000 -static DEFINE_SPINLOCK(scu_lock); -static void __iomem *scu_base; - -static void modify_scu_cpu_psr(unsigned long set, unsigned long clr) -{ -	unsigned long tmp; - -	/* we assume this code is running on a different cpu -	 * than the one that is changing coherency setting */ -	spin_lock(&scu_lock); -	tmp = readl(scu_base + 8); -	tmp &= ~clr; -	tmp |= set; -	writel(tmp, scu_base + 8); -	spin_unlock(&scu_lock); - -} - -static unsigned int __init emev2_get_core_count(void) -{ -	if (!scu_base) { -		scu_base = ioremap(EMEV2_SCU_BASE, PAGE_SIZE); -		emev2_clock_init(); /* need ioremapped SMU */ -	} - -	WARN_ON_ONCE(!scu_base); - -	return scu_base ? scu_get_core_count(scu_base) : 1; -} - -static int emev2_platform_cpu_kill(unsigned int cpu) -{ -	return 0; /* not supported yet */ -} - -static int __maybe_unused emev2_cpu_kill(unsigned int cpu) -{ -	int k; - -	/* this function is running on another CPU than the offline target, -	 * here we need wait for shutdown code in platform_cpu_die() to -	 * finish before asking SoC-specific code to power off the CPU core. -	 */ -	for (k = 0; k < 1000; k++) { -		if (shmobile_cpu_is_dead(cpu)) -			return emev2_platform_cpu_kill(cpu); -		mdelay(1); -	} - -	return 0; -} - -  static void __cpuinit emev2_secondary_init(unsigned int cpu)  {  	gic_secondary_init(0); @@ -92,31 +38,30 @@ static void __cpuinit emev2_secondary_init(unsigned int cpu)  static int __cpuinit emev2_boot_secondary(unsigned int cpu, struct task_struct *idle)  { -	cpu = cpu_logical_map(cpu); - -	/* enable cache coherency */ -	modify_scu_cpu_psr(0, 3 << (cpu * 8)); - -	/* Tell ROM loader about our vector (in headsmp.S) */ -	emev2_set_boot_vector(__pa(shmobile_secondary_vector)); - -	arch_send_wakeup_ipi_mask(cpumask_of(cpu)); +	arch_send_wakeup_ipi_mask(cpumask_of(cpu_logical_map(cpu)));  	return 0;  }  static void __init emev2_smp_prepare_cpus(unsigned int max_cpus)  { -	int cpu = cpu_logical_map(0); +	scu_enable(shmobile_scu_base); -	scu_enable(scu_base); +	/* Tell ROM loader about our vector (in headsmp-scu.S) */ +	emev2_set_boot_vector(__pa(shmobile_secondary_vector_scu)); -	/* enable cache coherency on CPU0 */ -	modify_scu_cpu_psr(0, 3 << (cpu * 8)); +	/* enable cache coherency on booting CPU */ +	scu_power_mode(shmobile_scu_base, SCU_PM_NORMAL);  }  static void __init emev2_smp_init_cpus(void)  { -	unsigned int ncores = emev2_get_core_count(); +	unsigned int ncores; + +	/* setup EMEV2 specific SCU base */ +	shmobile_scu_base = ioremap(EMEV2_SCU_BASE, PAGE_SIZE); +	emev2_clock_init(); /* need ioremapped SMU */ + +	ncores = shmobile_scu_base ? scu_get_core_count(shmobile_scu_base) : 1;  	shmobile_smp_init_cpus(ncores);  } @@ -126,9 +71,4 @@ struct smp_operations emev2_smp_ops __initdata = {  	.smp_prepare_cpus	= emev2_smp_prepare_cpus,  	.smp_secondary_init	= emev2_secondary_init,  	.smp_boot_secondary	= emev2_boot_secondary, -#ifdef CONFIG_HOTPLUG_CPU -	.cpu_kill		= emev2_cpu_kill, -	.cpu_die		= shmobile_cpu_die, -	.cpu_disable		= shmobile_cpu_disable, -#endif  }; diff --git a/arch/arm/mach-shmobile/smp-r8a7779.c b/arch/arm/mach-shmobile/smp-r8a7779.c index 3a4acf23edc..ea4535a5c4e 100644 --- a/arch/arm/mach-shmobile/smp-r8a7779.c +++ b/arch/arm/mach-shmobile/smp-r8a7779.c @@ -26,11 +26,13 @@  #include <linux/irqchip/arm-gic.h>  #include <mach/common.h>  #include <mach/r8a7779.h> +#include <asm/cacheflush.h>  #include <asm/smp_plat.h>  #include <asm/smp_scu.h>  #include <asm/smp_twd.h>  #define AVECR IOMEM(0xfe700040) +#define R8A7779_SCU_BASE 0xf0000000  static struct r8a7779_pm_ch r8a7779_ch_cpu1 = {  	.chan_offs = 0x40, /* PWRSR0 .. PWRER0 */ @@ -56,44 +58,14 @@ static struct r8a7779_pm_ch *r8a7779_ch_cpu[4] = {  	[3] = &r8a7779_ch_cpu3,  }; -static void __iomem *scu_base_addr(void) -{ -	return (void __iomem *)0xf0000000; -} - -static DEFINE_SPINLOCK(scu_lock); -static unsigned long tmp; -  #ifdef CONFIG_HAVE_ARM_TWD -static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29); - +static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, R8A7779_SCU_BASE + 0x600, 29);  void __init r8a7779_register_twd(void)  {  	twd_local_timer_register(&twd_local_timer);  }  #endif -static void modify_scu_cpu_psr(unsigned long set, unsigned long clr) -{ -	void __iomem *scu_base = scu_base_addr(); - -	spin_lock(&scu_lock); -	tmp = __raw_readl(scu_base + 8); -	tmp &= ~clr; -	tmp |= set; -	spin_unlock(&scu_lock); - -	/* disable cache coherency after releasing the lock */ -	__raw_writel(tmp, scu_base + 8); -} - -static unsigned int __init r8a7779_get_core_count(void) -{ -	void __iomem *scu_base = scu_base_addr(); - -	return scu_get_core_count(scu_base); -} -  static int r8a7779_platform_cpu_kill(unsigned int cpu)  {  	struct r8a7779_pm_ch *ch = NULL; @@ -101,9 +73,6 @@ static int r8a7779_platform_cpu_kill(unsigned int cpu)  	cpu = cpu_logical_map(cpu); -	/* disable cache coherency */ -	modify_scu_cpu_psr(3 << (cpu * 8), 0); -  	if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))  		ch = r8a7779_ch_cpu[cpu]; @@ -113,25 +82,6 @@ static int r8a7779_platform_cpu_kill(unsigned int cpu)  	return ret ? ret : 1;  } -static int __maybe_unused r8a7779_cpu_kill(unsigned int cpu) -{ -	int k; - -	/* this function is running on another CPU than the offline target, -	 * here we need wait for shutdown code in platform_cpu_die() to -	 * finish before asking SoC-specific code to power off the CPU core. -	 */ -	for (k = 0; k < 1000; k++) { -		if (shmobile_cpu_is_dead(cpu)) -			return r8a7779_platform_cpu_kill(cpu); - -		mdelay(1); -	} - -	return 0; -} - -  static void __cpuinit r8a7779_secondary_init(unsigned int cpu)  {  	gic_secondary_init(0); @@ -144,9 +94,6 @@ static int __cpuinit r8a7779_boot_secondary(unsigned int cpu, struct task_struct  	cpu = cpu_logical_map(cpu); -	/* enable cache coherency */ -	modify_scu_cpu_psr(0, 3 << (cpu * 8)); -  	if (cpu < ARRAY_SIZE(r8a7779_ch_cpu))  		ch = r8a7779_ch_cpu[cpu]; @@ -158,15 +105,13 @@ static int __cpuinit r8a7779_boot_secondary(unsigned int cpu, struct task_struct  static void __init r8a7779_smp_prepare_cpus(unsigned int max_cpus)  { -	int cpu = cpu_logical_map(0); +	scu_enable(shmobile_scu_base); -	scu_enable(scu_base_addr()); +	/* Map the reset vector (in headsmp-scu.S) */ +	__raw_writel(__pa(shmobile_secondary_vector_scu), AVECR); -	/* Map the reset vector (in headsmp.S) */ -	__raw_writel(__pa(shmobile_secondary_vector), AVECR); - -	/* enable cache coherency on CPU0 */ -	modify_scu_cpu_psr(0, 3 << (cpu * 8)); +	/* enable cache coherency on booting CPU */ +	scu_power_mode(shmobile_scu_base, SCU_PM_NORMAL);  	r8a7779_pm_init(); @@ -178,10 +123,60 @@ static void __init r8a7779_smp_prepare_cpus(unsigned int max_cpus)  static void __init r8a7779_smp_init_cpus(void)  { -	unsigned int ncores = r8a7779_get_core_count(); +	/* setup r8a7779 specific SCU base */ +	shmobile_scu_base = IOMEM(R8A7779_SCU_BASE); + +	shmobile_smp_init_cpus(scu_get_core_count(shmobile_scu_base)); +} -	shmobile_smp_init_cpus(ncores); +#ifdef CONFIG_HOTPLUG_CPU +static int r8a7779_scu_psr_core_disabled(int cpu) +{ +	unsigned long mask = 3 << (cpu * 8); + +	if ((__raw_readl(shmobile_scu_base + 8) & mask) == mask) +		return 1; + +	return 0; +} + +static int r8a7779_cpu_kill(unsigned int cpu) +{ +	int k; + +	/* this function is running on another CPU than the offline target, +	 * here we need wait for shutdown code in platform_cpu_die() to +	 * finish before asking SoC-specific code to power off the CPU core. +	 */ +	for (k = 0; k < 1000; k++) { +		if (r8a7779_scu_psr_core_disabled(cpu)) +			return r8a7779_platform_cpu_kill(cpu); + +		mdelay(1); +	} + +	return 0; +} + +static void r8a7779_cpu_die(unsigned int cpu) +{ +	dsb(); +	flush_cache_all(); + +	/* disable cache coherency */ +	scu_power_mode(shmobile_scu_base, SCU_PM_POWEROFF); + +	/* Endless loop until power off from r8a7779_cpu_kill() */ +	while (1) +		cpu_do_idle(); +} + +static int r8a7779_cpu_disable(unsigned int cpu) +{ +	/* only CPU1->3 have power domains, do not allow hotplug of CPU0 */ +	return cpu == 0 ? -EPERM : 0;  } +#endif /* CONFIG_HOTPLUG_CPU */  struct smp_operations r8a7779_smp_ops  __initdata = {  	.smp_init_cpus		= r8a7779_smp_init_cpus, @@ -190,7 +185,7 @@ struct smp_operations r8a7779_smp_ops  __initdata = {  	.smp_boot_secondary	= r8a7779_boot_secondary,  #ifdef CONFIG_HOTPLUG_CPU  	.cpu_kill		= r8a7779_cpu_kill, -	.cpu_die		= shmobile_cpu_die, -	.cpu_disable		= shmobile_cpu_disable, +	.cpu_die		= r8a7779_cpu_die, +	.cpu_disable		= r8a7779_cpu_disable,  #endif  }; diff --git a/arch/arm/mach-shmobile/smp-sh73a0.c b/arch/arm/mach-shmobile/smp-sh73a0.c index acb46a94ccd..5ae502b1643 100644 --- a/arch/arm/mach-shmobile/smp-sh73a0.c +++ b/arch/arm/mach-shmobile/smp-sh73a0.c @@ -39,26 +39,16 @@  #define PSTR_SHUTDOWN_MODE	3 -static void __iomem *scu_base_addr(void) -{ -	return (void __iomem *)0xf0000000; -} +#define SH73A0_SCU_BASE 0xf0000000  #ifdef CONFIG_HAVE_ARM_TWD -static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, 0xf0000600, 29); +static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, SH73A0_SCU_BASE + 0x600, 29);  void __init sh73a0_register_twd(void)  {  	twd_local_timer_register(&twd_local_timer);  }  #endif -static unsigned int __init sh73a0_get_core_count(void) -{ -	void __iomem *scu_base = scu_base_addr(); - -	return scu_get_core_count(scu_base); -} -  static void __cpuinit sh73a0_secondary_init(unsigned int cpu)  {  	gic_secondary_init(0); @@ -78,21 +68,22 @@ static int __cpuinit sh73a0_boot_secondary(unsigned int cpu, struct task_struct  static void __init sh73a0_smp_prepare_cpus(unsigned int max_cpus)  { -	scu_enable(scu_base_addr()); +	scu_enable(shmobile_scu_base); -	/* Map the reset vector (in headsmp-sh73a0.S) */ +	/* Map the reset vector (in headsmp-scu.S) */  	__raw_writel(0, APARMBAREA);      /* 4k */ -	__raw_writel(__pa(sh73a0_secondary_vector), SBAR); +	__raw_writel(__pa(shmobile_secondary_vector_scu), SBAR);  	/* enable cache coherency on booting CPU */ -	scu_power_mode(scu_base_addr(), SCU_PM_NORMAL); +	scu_power_mode(shmobile_scu_base, SCU_PM_NORMAL);  }  static void __init sh73a0_smp_init_cpus(void)  { -	unsigned int ncores = sh73a0_get_core_count(); +	/* setup sh73a0 specific SCU base */ +	shmobile_scu_base = IOMEM(SH73A0_SCU_BASE); -	shmobile_smp_init_cpus(ncores); +	shmobile_smp_init_cpus(scu_get_core_count(shmobile_scu_base));  }  #ifdef CONFIG_HOTPLUG_CPU @@ -128,11 +119,16 @@ static void sh73a0_cpu_die(unsigned int cpu)  	flush_cache_all();  	/* Set power off mode. This takes the CPU out of the MP cluster */ -	scu_power_mode(scu_base_addr(), SCU_PM_POWEROFF); +	scu_power_mode(shmobile_scu_base, SCU_PM_POWEROFF);  	/* Enter shutdown mode */  	cpu_do_idle();  } + +static int sh73a0_cpu_disable(unsigned int cpu) +{ +	return 0; /* CPU0 and CPU1 supported */ +}  #endif /* CONFIG_HOTPLUG_CPU */  struct smp_operations sh73a0_smp_ops __initdata = { @@ -143,6 +139,6 @@ struct smp_operations sh73a0_smp_ops __initdata = {  #ifdef CONFIG_HOTPLUG_CPU  	.cpu_kill		= sh73a0_cpu_kill,  	.cpu_die		= sh73a0_cpu_die, -	.cpu_disable		= shmobile_cpu_disable_any, +	.cpu_disable		= sh73a0_cpu_disable,  #endif  }; diff --git a/arch/arm/mach-spear13xx/spear13xx.c b/arch/arm/mach-spear13xx/spear13xx.c index c7d2b4a8d8c..25a10191b02 100644 --- a/arch/arm/mach-spear13xx/spear13xx.c +++ b/arch/arm/mach-spear13xx/spear13xx.c @@ -15,12 +15,12 @@  #include <linux/amba/pl022.h>  #include <linux/clk.h> +#include <linux/clocksource.h>  #include <linux/dw_dmac.h>  #include <linux/err.h>  #include <linux/of.h>  #include <asm/hardware/cache-l2x0.h>  #include <asm/mach/map.h> -#include <asm/smp_twd.h>  #include <mach/dma.h>  #include <mach/generic.h>  #include <mach/spear.h> @@ -179,5 +179,5 @@ void __init spear13xx_timer_init(void)  	clk_put(pclk);  	spear_setup_of_timer(); -	twd_local_timer_of_register(); +	clocksource_of_init();  } diff --git a/arch/arm/mach-ux500/timer.c b/arch/arm/mach-ux500/timer.c index a6af0b8732b..d07bbe7f04a 100644 --- a/arch/arm/mach-ux500/timer.c +++ b/arch/arm/mach-ux500/timer.c @@ -7,6 +7,7 @@  #include <linux/io.h>  #include <linux/errno.h>  #include <linux/clksrc-dbx500-prcmu.h> +#include <linux/clocksource.h>  #include <linux/of.h>  #include <linux/of_address.h>  #include <linux/platform_data/clocksource-nomadik-mtu.h> @@ -32,7 +33,7 @@ static void __init ux500_twd_init(void)  	twd_local_timer = &u8500_twd_local_timer;  	if (of_have_populated_dt()) -		twd_local_timer_of_register(); +		clocksource_of_init();  	else {  		err = twd_local_timer_register(twd_local_timer);  		if (err) diff --git a/arch/arm/mach-vexpress/v2m.c b/arch/arm/mach-vexpress/v2m.c index 915683cb67d..d0ad78998cb 100644 --- a/arch/arm/mach-vexpress/v2m.c +++ b/arch/arm/mach-vexpress/v2m.c @@ -5,6 +5,7 @@  #include <linux/amba/bus.h>  #include <linux/amba/mmci.h>  #include <linux/io.h> +#include <linux/clocksource.h>  #include <linux/smp.h>  #include <linux/init.h>  #include <linux/irqchip.h> @@ -25,7 +26,6 @@  #include <asm/arch_timer.h>  #include <asm/mach-types.h>  #include <asm/sizes.h> -#include <asm/smp_twd.h>  #include <asm/mach/arch.h>  #include <asm/mach/map.h>  #include <asm/mach/time.h> @@ -435,6 +435,7 @@ static void __init v2m_dt_timer_init(void)  	vexpress_clk_of_init(); +	clocksource_of_init();  	do {  		node = of_find_compatible_node(node, NULL, "arm,sp804");  	} while (node && vexpress_get_site_by_node(node) != VEXPRESS_SITE_MB); @@ -445,8 +446,7 @@ static void __init v2m_dt_timer_init(void)  				irq_of_parse_and_map(node, 0));  	} -	if (arch_timer_of_register() != 0) -		twd_local_timer_of_register(); +	arch_timer_of_register();  	if (arch_timer_sched_clock_init() != 0)  		versatile_sched_clock_init(vexpress_get_24mhz_clock_base(), diff --git a/arch/arm/mach-vt8500/Kconfig b/arch/arm/mach-vt8500/Kconfig index e3e94b2fa14..9b252934b20 100644 --- a/arch/arm/mach-vt8500/Kconfig +++ b/arch/arm/mach-vt8500/Kconfig @@ -7,6 +7,7 @@ config ARCH_VT8500  	select GENERIC_CLOCKEVENTS  	select HAVE_CLK  	select VT8500_TIMER +	select PINCTRL  	help  	  Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip. diff --git a/arch/arm/mach-zynq/Kconfig b/arch/arm/mach-zynq/Kconfig index adb6c0ea0e5..d70651e8b70 100644 --- a/arch/arm/mach-zynq/Kconfig +++ b/arch/arm/mach-zynq/Kconfig @@ -9,5 +9,6 @@ config ARCH_ZYNQ  	select MIGHT_HAVE_CACHE_L2X0  	select USE_OF  	select SPARSE_IRQ +	select CADENCE_TTC_TIMER  	help  	  Support for Xilinx Zynq ARM Cortex A9 Platform diff --git a/arch/arm/mach-zynq/Makefile b/arch/arm/mach-zynq/Makefile index 397268c1b25..320faedeb48 100644 --- a/arch/arm/mach-zynq/Makefile +++ b/arch/arm/mach-zynq/Makefile @@ -3,4 +3,4 @@  #  # Common support -obj-y				:= common.o timer.o +obj-y				:= common.o diff --git a/arch/arm/mach-zynq/common.c b/arch/arm/mach-zynq/common.c index 5c898321818..68e0907de5d 100644 --- a/arch/arm/mach-zynq/common.c +++ b/arch/arm/mach-zynq/common.c @@ -20,6 +20,7 @@  #include <linux/platform_device.h>  #include <linux/clk.h>  #include <linux/clk/zynq.h> +#include <linux/clocksource.h>  #include <linux/of_address.h>  #include <linux/of_irq.h>  #include <linux/of_platform.h> @@ -77,7 +78,7 @@ static void __init xilinx_zynq_timer_init(void)  	xilinx_zynq_clocks_init(slcr); -	xttcps_timer_init(); +	clocksource_of_init();  }  /** diff --git a/arch/arm/mach-zynq/common.h b/arch/arm/mach-zynq/common.h index 8b4dbbaa01c..5050bb10bb1 100644 --- a/arch/arm/mach-zynq/common.h +++ b/arch/arm/mach-zynq/common.h @@ -17,6 +17,4 @@  #ifndef __MACH_ZYNQ_COMMON_H__  #define __MACH_ZYNQ_COMMON_H__ -void __init xttcps_timer_init(void); -  #endif diff --git a/arch/arm/mach-zynq/timer.c b/arch/arm/mach-zynq/timer.c deleted file mode 100644 index f9fbc9c1e7a..00000000000 --- a/arch/arm/mach-zynq/timer.c +++ /dev/null @@ -1,324 +0,0 @@ -/* - * This file contains driver for the Xilinx PS Timer Counter IP. - * - *  Copyright (C) 2011 Xilinx - * - * based on arch/mips/kernel/time.c timer driver - * - * This software is licensed under the terms of the GNU General Public - * License version 2, as published by the Free Software Foundation, and - * may be copied, distributed, and modified under those terms. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - */ - -#include <linux/interrupt.h> -#include <linux/clockchips.h> -#include <linux/of_address.h> -#include <linux/of_irq.h> -#include <linux/slab.h> -#include <linux/clk-provider.h> -#include "common.h" - -/* - * Timer Register Offset Definitions of Timer 1, Increment base address by 4 - * and use same offsets for Timer 2 - */ -#define XTTCPS_CLK_CNTRL_OFFSET		0x00 /* Clock Control Reg, RW */ -#define XTTCPS_CNT_CNTRL_OFFSET		0x0C /* Counter Control Reg, RW */ -#define XTTCPS_COUNT_VAL_OFFSET		0x18 /* Counter Value Reg, RO */ -#define XTTCPS_INTR_VAL_OFFSET		0x24 /* Interval Count Reg, RW */ -#define XTTCPS_ISR_OFFSET		0x54 /* Interrupt Status Reg, RO */ -#define XTTCPS_IER_OFFSET		0x60 /* Interrupt Enable Reg, RW */ - -#define XTTCPS_CNT_CNTRL_DISABLE_MASK	0x1 - -/* - * Setup the timers to use pre-scaling, using a fixed value for now that will - * work across most input frequency, but it may need to be more dynamic - */ -#define PRESCALE_EXPONENT	11	/* 2 ^ PRESCALE_EXPONENT = PRESCALE */ -#define PRESCALE		2048	/* The exponent must match this */ -#define CLK_CNTRL_PRESCALE	((PRESCALE_EXPONENT - 1) << 1) -#define CLK_CNTRL_PRESCALE_EN	1 -#define CNT_CNTRL_RESET		(1<<4) - -/** - * struct xttcps_timer - This definition defines local timer structure - * - * @base_addr:	Base address of timer - **/ -struct xttcps_timer { -	void __iomem	*base_addr; -}; - -struct xttcps_timer_clocksource { -	struct xttcps_timer	xttc; -	struct clocksource	cs; -}; - -#define to_xttcps_timer_clksrc(x) \ -		container_of(x, struct xttcps_timer_clocksource, cs) - -struct xttcps_timer_clockevent { -	struct xttcps_timer		xttc; -	struct clock_event_device	ce; -	struct clk			*clk; -}; - -#define to_xttcps_timer_clkevent(x) \ -		container_of(x, struct xttcps_timer_clockevent, ce) - -/** - * xttcps_set_interval - Set the timer interval value - * - * @timer:	Pointer to the timer instance - * @cycles:	Timer interval ticks - **/ -static void xttcps_set_interval(struct xttcps_timer *timer, -					unsigned long cycles) -{ -	u32 ctrl_reg; - -	/* Disable the counter, set the counter value  and re-enable counter */ -	ctrl_reg = __raw_readl(timer->base_addr + XTTCPS_CNT_CNTRL_OFFSET); -	ctrl_reg |= XTTCPS_CNT_CNTRL_DISABLE_MASK; -	__raw_writel(ctrl_reg, timer->base_addr + XTTCPS_CNT_CNTRL_OFFSET); - -	__raw_writel(cycles, timer->base_addr + XTTCPS_INTR_VAL_OFFSET); - -	/* -	 * Reset the counter (0x10) so that it starts from 0, one-shot -	 * mode makes this needed for timing to be right. -	 */ -	ctrl_reg |= CNT_CNTRL_RESET; -	ctrl_reg &= ~XTTCPS_CNT_CNTRL_DISABLE_MASK; -	__raw_writel(ctrl_reg, timer->base_addr + XTTCPS_CNT_CNTRL_OFFSET); -} - -/** - * xttcps_clock_event_interrupt - Clock event timer interrupt handler - * - * @irq:	IRQ number of the Timer - * @dev_id:	void pointer to the xttcps_timer instance - * - * returns: Always IRQ_HANDLED - success - **/ -static irqreturn_t xttcps_clock_event_interrupt(int irq, void *dev_id) -{ -	struct xttcps_timer_clockevent *xttce = dev_id; -	struct xttcps_timer *timer = &xttce->xttc; - -	/* Acknowledge the interrupt and call event handler */ -	__raw_readl(timer->base_addr + XTTCPS_ISR_OFFSET); - -	xttce->ce.event_handler(&xttce->ce); - -	return IRQ_HANDLED; -} - -/** - * __xttc_clocksource_read - Reads the timer counter register - * - * returns: Current timer counter register value - **/ -static cycle_t __xttc_clocksource_read(struct clocksource *cs) -{ -	struct xttcps_timer *timer = &to_xttcps_timer_clksrc(cs)->xttc; - -	return (cycle_t)__raw_readl(timer->base_addr + -				XTTCPS_COUNT_VAL_OFFSET); -} - -/** - * xttcps_set_next_event - Sets the time interval for next event - * - * @cycles:	Timer interval ticks - * @evt:	Address of clock event instance - * - * returns: Always 0 - success - **/ -static int xttcps_set_next_event(unsigned long cycles, -					struct clock_event_device *evt) -{ -	struct xttcps_timer_clockevent *xttce = to_xttcps_timer_clkevent(evt); -	struct xttcps_timer *timer = &xttce->xttc; - -	xttcps_set_interval(timer, cycles); -	return 0; -} - -/** - * xttcps_set_mode - Sets the mode of timer - * - * @mode:	Mode to be set - * @evt:	Address of clock event instance - **/ -static void xttcps_set_mode(enum clock_event_mode mode, -					struct clock_event_device *evt) -{ -	struct xttcps_timer_clockevent *xttce = to_xttcps_timer_clkevent(evt); -	struct xttcps_timer *timer = &xttce->xttc; -	u32 ctrl_reg; - -	switch (mode) { -	case CLOCK_EVT_MODE_PERIODIC: -		xttcps_set_interval(timer, -				     DIV_ROUND_CLOSEST(clk_get_rate(xttce->clk), -						       PRESCALE * HZ)); -		break; -	case CLOCK_EVT_MODE_ONESHOT: -	case CLOCK_EVT_MODE_UNUSED: -	case CLOCK_EVT_MODE_SHUTDOWN: -		ctrl_reg = __raw_readl(timer->base_addr + -					XTTCPS_CNT_CNTRL_OFFSET); -		ctrl_reg |= XTTCPS_CNT_CNTRL_DISABLE_MASK; -		__raw_writel(ctrl_reg, -				timer->base_addr + XTTCPS_CNT_CNTRL_OFFSET); -		break; -	case CLOCK_EVT_MODE_RESUME: -		ctrl_reg = __raw_readl(timer->base_addr + -					XTTCPS_CNT_CNTRL_OFFSET); -		ctrl_reg &= ~XTTCPS_CNT_CNTRL_DISABLE_MASK; -		__raw_writel(ctrl_reg, -				timer->base_addr + XTTCPS_CNT_CNTRL_OFFSET); -		break; -	} -} - -static void __init zynq_ttc_setup_clocksource(struct device_node *np, -					     void __iomem *base) -{ -	struct xttcps_timer_clocksource *ttccs; -	struct clk *clk; -	int err; -	u32 reg; - -	ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL); -	if (WARN_ON(!ttccs)) -		return; - -	err = of_property_read_u32(np, "reg", ®); -	if (WARN_ON(err)) -		return; - -	clk = of_clk_get_by_name(np, "cpu_1x"); -	if (WARN_ON(IS_ERR(clk))) -		return; - -	err = clk_prepare_enable(clk); -	if (WARN_ON(err)) -		return; - -	ttccs->xttc.base_addr = base + reg * 4; - -	ttccs->cs.name = np->name; -	ttccs->cs.rating = 200; -	ttccs->cs.read = __xttc_clocksource_read; -	ttccs->cs.mask = CLOCKSOURCE_MASK(16); -	ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS; - -	__raw_writel(0x0,  ttccs->xttc.base_addr + XTTCPS_IER_OFFSET); -	__raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN, -		     ttccs->xttc.base_addr + XTTCPS_CLK_CNTRL_OFFSET); -	__raw_writel(CNT_CNTRL_RESET, -		     ttccs->xttc.base_addr + XTTCPS_CNT_CNTRL_OFFSET); - -	err = clocksource_register_hz(&ttccs->cs, clk_get_rate(clk) / PRESCALE); -	if (WARN_ON(err)) -		return; -} - -static void __init zynq_ttc_setup_clockevent(struct device_node *np, -					    void __iomem *base) -{ -	struct xttcps_timer_clockevent *ttcce; -	int err, irq; -	u32 reg; - -	ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL); -	if (WARN_ON(!ttcce)) -		return; - -	err = of_property_read_u32(np, "reg", ®); -	if (WARN_ON(err)) -		return; - -	ttcce->xttc.base_addr = base + reg * 4; - -	ttcce->clk = of_clk_get_by_name(np, "cpu_1x"); -	if (WARN_ON(IS_ERR(ttcce->clk))) -		return; - -	err = clk_prepare_enable(ttcce->clk); -	if (WARN_ON(err)) -		return; - -	irq = irq_of_parse_and_map(np, 0); -	if (WARN_ON(!irq)) -		return; - -	ttcce->ce.name = np->name; -	ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; -	ttcce->ce.set_next_event = xttcps_set_next_event; -	ttcce->ce.set_mode = xttcps_set_mode; -	ttcce->ce.rating = 200; -	ttcce->ce.irq = irq; -	ttcce->ce.cpumask = cpu_possible_mask; - -	__raw_writel(0x23, ttcce->xttc.base_addr + XTTCPS_CNT_CNTRL_OFFSET); -	__raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN, -		     ttcce->xttc.base_addr + XTTCPS_CLK_CNTRL_OFFSET); -	__raw_writel(0x1,  ttcce->xttc.base_addr + XTTCPS_IER_OFFSET); - -	err = request_irq(irq, xttcps_clock_event_interrupt, IRQF_TIMER, -			  np->name, ttcce); -	if (WARN_ON(err)) -		return; - -	clockevents_config_and_register(&ttcce->ce, -					clk_get_rate(ttcce->clk) / PRESCALE, -					1, 0xfffe); -} - -static const __initconst struct of_device_id zynq_ttc_match[] = { -	{ .compatible = "xlnx,ttc-counter-clocksource", -		.data = zynq_ttc_setup_clocksource, }, -	{ .compatible = "xlnx,ttc-counter-clockevent", -		.data = zynq_ttc_setup_clockevent, }, -	{} -}; - -/** - * xttcps_timer_init - Initialize the timer - * - * Initializes the timer hardware and register the clock source and clock event - * timers with Linux kernal timer framework - **/ -void __init xttcps_timer_init(void) -{ -	struct device_node *np; - -	for_each_compatible_node(np, NULL, "xlnx,ttc") { -		struct device_node *np_chld; -		void __iomem *base; - -		base = of_iomap(np, 0); -		if (WARN_ON(!base)) -			return; - -		for_each_available_child_of_node(np, np_chld) { -			int (*cb)(struct device_node *np, void __iomem *base); -			const struct of_device_id *match; - -			match = of_match_node(zynq_ttc_match, np_chld); -			if (match) { -				cb = match->data; -				cb(np_chld, base); -			} -		} -	} -} diff --git a/arch/arm/plat-samsung/Kconfig b/arch/arm/plat-samsung/Kconfig index a9d52167e16..b708b3e56d2 100644 --- a/arch/arm/plat-samsung/Kconfig +++ b/arch/arm/plat-samsung/Kconfig @@ -70,7 +70,7 @@ config S3C_LOWLEVEL_UART_PORT  # timer options -config S5P_HRT +config SAMSUNG_HRT  	bool  	select SAMSUNG_DEV_PWM  	help diff --git a/arch/arm/plat-samsung/Makefile b/arch/arm/plat-samsung/Makefile index 3a7c64d1814..a23c460299a 100644 --- a/arch/arm/plat-samsung/Makefile +++ b/arch/arm/plat-samsung/Makefile @@ -12,8 +12,7 @@ obj-				:=  # Objects we always build independent of SoC choice  obj-y				+= init.o cpu.o -obj-$(CONFIG_ARCH_USES_GETTIMEOFFSET)   += time.o -obj-$(CONFIG_S5P_HRT) 		+= s5p-time.o +obj-$(CONFIG_SAMSUNG_HRT) 	+= samsung-time.o  obj-$(CONFIG_SAMSUNG_CLOCK)	+= clock.o  obj-$(CONFIG_SAMSUNG_CLOCK)	+= pwm-clock.o diff --git a/arch/arm/plat-samsung/include/plat/cpu.h b/arch/arm/plat-samsung/include/plat/cpu.h index 37703ef6dfc..0f6c47a6475 100644 --- a/arch/arm/plat-samsung/include/plat/cpu.h +++ b/arch/arm/plat-samsung/include/plat/cpu.h @@ -23,6 +23,9 @@ extern unsigned long samsung_cpu_id;  #define S3C24XX_CPU_ID		0x32400000  #define S3C24XX_CPU_MASK	0xFFF00000 +#define S3C2412_CPU_ID		0x32412000 +#define S3C2412_CPU_MASK	0xFFFFF000 +  #define S3C6400_CPU_ID		0x36400000  #define S3C6410_CPU_ID		0x36410000  #define S3C64XX_CPU_MASK	0xFFFFF000 @@ -53,6 +56,7 @@ static inline int is_samsung_##name(void)	\  }  IS_SAMSUNG_CPU(s3c24xx, S3C24XX_CPU_ID, S3C24XX_CPU_MASK) +IS_SAMSUNG_CPU(s3c2412, S3C2412_CPU_ID, S3C2412_CPU_MASK)  IS_SAMSUNG_CPU(s3c6400, S3C6400_CPU_ID, S3C64XX_CPU_MASK)  IS_SAMSUNG_CPU(s3c6410, S3C6410_CPU_ID, S3C64XX_CPU_MASK)  IS_SAMSUNG_CPU(s5p6440, S5P6440_CPU_ID, S5P64XX_CPU_MASK) @@ -74,6 +78,12 @@ IS_SAMSUNG_CPU(exynos5440, EXYNOS5440_SOC_ID, EXYNOS5_SOC_MASK)  # define soc_is_s3c24xx()	0  #endif +#if defined(CONFIG_CPU_S3C2412) +# define soc_is_s3c2412()	is_samsung_s3c2412() +#else +# define soc_is_s3c2412()	0 +#endif +  #if defined(CONFIG_CPU_S3C6400) || defined(CONFIG_CPU_S3C6410)  # define soc_is_s3c64xx()	(is_samsung_s3c6400() || is_samsung_s3c6410())  #else @@ -192,10 +202,6 @@ extern void s3c24xx_init_uartdevs(char *name,  				  struct s3c24xx_uart_resources *res,  				  struct s3c2410_uartcfg *cfg, int no); -/* timer for 2410/2440 */ - -extern void s3c24xx_timer_init(void); -  extern struct syscore_ops s3c2410_pm_syscore_ops;  extern struct syscore_ops s3c2412_pm_syscore_ops;  extern struct syscore_ops s3c2416_pm_syscore_ops; diff --git a/arch/arm/plat-samsung/include/plat/irq.h b/arch/arm/plat-samsung/include/plat/irq.h deleted file mode 100644 index e21a89bc26c..00000000000 --- a/arch/arm/plat-samsung/include/plat/irq.h +++ /dev/null @@ -1,116 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/irq.h - * - * Copyright (c) 2004-2005 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * Header file for S3C24XX CPU IRQ support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#include <linux/io.h> - -#include <mach/hardware.h> -#include <mach/regs-irq.h> -#include <mach/regs-gpio.h> - -#define irqdbf(x...) -#define irqdbf2(x...) - -#define EXTINT_OFF (IRQ_EINT4 - 4) - -/* these are exported for arch/arm/mach-* usage */ -extern struct irq_chip s3c_irq_level_chip; -extern struct irq_chip s3c_irq_chip; - -static inline void s3c_irqsub_mask(unsigned int irqno, -				   unsigned int parentbit, -				   int subcheck) -{ -	unsigned long mask; -	unsigned long submask; - -	submask = __raw_readl(S3C2410_INTSUBMSK); -	mask = __raw_readl(S3C2410_INTMSK); - -	submask |= (1UL << (irqno - IRQ_S3CUART_RX0)); - -	/* check to see if we need to mask the parent IRQ */ - -	if ((submask  & subcheck) == subcheck) -		__raw_writel(mask | parentbit, S3C2410_INTMSK); - -	/* write back masks */ -	__raw_writel(submask, S3C2410_INTSUBMSK); - -} - -static inline void s3c_irqsub_unmask(unsigned int irqno, -				     unsigned int parentbit) -{ -	unsigned long mask; -	unsigned long submask; - -	submask = __raw_readl(S3C2410_INTSUBMSK); -	mask = __raw_readl(S3C2410_INTMSK); - -	submask &= ~(1UL << (irqno - IRQ_S3CUART_RX0)); -	mask &= ~parentbit; - -	/* write back masks */ -	__raw_writel(submask, S3C2410_INTSUBMSK); -	__raw_writel(mask, S3C2410_INTMSK); -} - - -static inline void s3c_irqsub_maskack(unsigned int irqno, -				      unsigned int parentmask, -				      unsigned int group) -{ -	unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0); - -	s3c_irqsub_mask(irqno, parentmask, group); - -	__raw_writel(bit, S3C2410_SUBSRCPND); - -	/* only ack parent if we've got all the irqs (seems we must -	 * ack, all and hope that the irq system retriggers ok when -	 * the interrupt goes off again) -	 */ - -	if (1) { -		__raw_writel(parentmask, S3C2410_SRCPND); -		__raw_writel(parentmask, S3C2410_INTPND); -	} -} - -static inline void s3c_irqsub_ack(unsigned int irqno, -				  unsigned int parentmask, -				  unsigned int group) -{ -	unsigned int bit = 1UL << (irqno - IRQ_S3CUART_RX0); - -	__raw_writel(bit, S3C2410_SUBSRCPND); - -	/* only ack parent if we've got all the irqs (seems we must -	 * ack, all and hope that the irq system retriggers ok when -	 * the interrupt goes off again) -	 */ - -	if (1) { -		__raw_writel(parentmask, S3C2410_SRCPND); -		__raw_writel(parentmask, S3C2410_INTPND); -	} -} - -/* exported for use in arch/arm/mach-s3c2410 */ - -#ifdef CONFIG_PM -extern int s3c_irq_wake(struct irq_data *data, unsigned int state); -#else -#define s3c_irq_wake NULL -#endif - -extern int s3c_irqext_type(struct irq_data *d, unsigned int type); diff --git a/arch/arm/plat-samsung/include/plat/s3c2410.h b/arch/arm/plat-samsung/include/plat/s3c2410.h deleted file mode 100644 index 55b0e5f51e9..00000000000 --- a/arch/arm/plat-samsung/include/plat/s3c2410.h +++ /dev/null @@ -1,31 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s3c2410.h - * - * Copyright (c) 2004 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * Header file for s3c2410 machine directory - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. - * -*/ - -#ifdef CONFIG_CPU_S3C2410 - -extern  int s3c2410_init(void); -extern  int s3c2410a_init(void); - -extern void s3c2410_map_io(void); - -extern void s3c2410_init_uarts(struct s3c2410_uartcfg *cfg, int no); - -extern void s3c2410_init_clocks(int xtal); - -#else -#define s3c2410_init_clocks NULL -#define s3c2410_init_uarts NULL -#define s3c2410_map_io NULL -#define s3c2410_init NULL -#define s3c2410a_init NULL -#endif diff --git a/arch/arm/plat-samsung/include/plat/s3c2412.h b/arch/arm/plat-samsung/include/plat/s3c2412.h deleted file mode 100644 index cbae50ddacc..00000000000 --- a/arch/arm/plat-samsung/include/plat/s3c2412.h +++ /dev/null @@ -1,32 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s3c2412.h - * - * Copyright (c) 2006 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * Header file for s3c2412 cpu support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#ifdef CONFIG_CPU_S3C2412 - -extern  int s3c2412_init(void); - -extern void s3c2412_map_io(void); - -extern void s3c2412_init_uarts(struct s3c2410_uartcfg *cfg, int no); - -extern void s3c2412_init_clocks(int xtal); - -extern  int s3c2412_baseclk_add(void); - -extern void s3c2412_restart(char mode, const char *cmd); -#else -#define s3c2412_init_clocks NULL -#define s3c2412_init_uarts NULL -#define s3c2412_map_io NULL -#define s3c2412_init NULL -#define s3c2412_restart NULL -#endif diff --git a/arch/arm/plat-samsung/include/plat/s3c2416.h b/arch/arm/plat-samsung/include/plat/s3c2416.h deleted file mode 100644 index f27399a3c68..00000000000 --- a/arch/arm/plat-samsung/include/plat/s3c2416.h +++ /dev/null @@ -1,37 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s3c2416.h - * - * Copyright (c) 2009 Yauhen Kharuzhy <jekhor@gmail.com> - * - * Header file for s3c2416 cpu support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#ifdef CONFIG_CPU_S3C2416 - -struct s3c2410_uartcfg; - -extern  int s3c2416_init(void); - -extern void s3c2416_map_io(void); - -extern void s3c2416_init_uarts(struct s3c2410_uartcfg *cfg, int no); - -extern void s3c2416_init_clocks(int xtal); - -extern  int s3c2416_baseclk_add(void); - -extern void s3c2416_restart(char mode, const char *cmd); - -extern void s3c2416_init_irq(void); -extern struct syscore_ops s3c2416_irq_syscore_ops; - -#else -#define s3c2416_init_clocks NULL -#define s3c2416_init_uarts NULL -#define s3c2416_map_io NULL -#define s3c2416_init NULL -#define s3c2416_restart NULL -#endif diff --git a/arch/arm/plat-samsung/include/plat/s3c2443.h b/arch/arm/plat-samsung/include/plat/s3c2443.h deleted file mode 100644 index 71b88ec4895..00000000000 --- a/arch/arm/plat-samsung/include/plat/s3c2443.h +++ /dev/null @@ -1,36 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s3c2443.h - * - * Copyright (c) 2004-2005 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * Header file for s3c2443 cpu support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#ifdef CONFIG_CPU_S3C2443 - -struct s3c2410_uartcfg; - -extern  int s3c2443_init(void); - -extern void s3c2443_map_io(void); - -extern void s3c2443_init_uarts(struct s3c2410_uartcfg *cfg, int no); - -extern void s3c2443_init_clocks(int xtal); - -extern  int s3c2443_baseclk_add(void); - -extern void s3c2443_restart(char mode, const char *cmd); - -extern void s3c2443_init_irq(void); -#else -#define s3c2443_init_clocks NULL -#define s3c2443_init_uarts NULL -#define s3c2443_map_io NULL -#define s3c2443_init NULL -#define s3c2443_restart NULL -#endif diff --git a/arch/arm/plat-samsung/include/plat/s3c244x.h b/arch/arm/plat-samsung/include/plat/s3c244x.h deleted file mode 100644 index ea0c961b760..00000000000 --- a/arch/arm/plat-samsung/include/plat/s3c244x.h +++ /dev/null @@ -1,42 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s3c244x.h - * - * Copyright (c) 2004-2005 Simtec Electronics - *	Ben Dooks <ben@simtec.co.uk> - * - * Header file for S3C2440 and S3C2442 cpu support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#if defined(CONFIG_CPU_S3C2440) || defined(CONFIG_CPU_S3C2442) - -extern void s3c244x_map_io(void); - -extern void s3c244x_init_uarts(struct s3c2410_uartcfg *cfg, int no); - -extern void s3c244x_init_clocks(int xtal); - -#else -#define s3c244x_init_clocks NULL -#define s3c244x_init_uarts NULL -#endif - -#ifdef CONFIG_CPU_S3C2440 -extern  int s3c2440_init(void); - -extern void s3c2440_map_io(void); -#else -#define s3c2440_init NULL -#define s3c2440_map_io NULL -#endif - -#ifdef CONFIG_CPU_S3C2442 -extern  int s3c2442_init(void); - -extern void s3c2442_map_io(void); -#else -#define s3c2442_init NULL -#define s3c2442_map_io NULL -#endif diff --git a/arch/arm/plat-samsung/include/plat/s5p-time.h b/arch/arm/plat-samsung/include/plat/s5p-time.h deleted file mode 100644 index 9c96f3586ce..00000000000 --- a/arch/arm/plat-samsung/include/plat/s5p-time.h +++ /dev/null @@ -1,40 +0,0 @@ -/* linux/arch/arm/plat-samsung/include/plat/s5p-time.h - * - * Copyright 2011 Samsung Electronics Co., Ltd. - *		http://www.samsung.com/ - * - * Header file for s5p time support - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License version 2 as - * published by the Free Software Foundation. -*/ - -#ifndef __ASM_PLAT_S5P_TIME_H -#define __ASM_PLAT_S5P_TIME_H __FILE__ - -/* S5P HR-Timer Clock mode */ -enum s5p_timer_mode { -	S5P_PWM0, -	S5P_PWM1, -	S5P_PWM2, -	S5P_PWM3, -	S5P_PWM4, -}; - -struct s5p_timer_source { -	unsigned int event_id; -	unsigned int source_id; -}; - -/* Be able to sleep for atleast 4 seconds (usually more) */ -#define S5PTIMER_MIN_RANGE	4 - -#define TCNT_MAX		0xffffffff -#define NON_PERIODIC		0 -#define PERIODIC		1 - -extern void __init s5p_set_timer_source(enum s5p_timer_mode event, -					enum s5p_timer_mode source); -extern	void s5p_timer_init(void); -#endif /* __ASM_PLAT_S5P_TIME_H */ diff --git a/arch/arm/plat-samsung/include/plat/samsung-time.h b/arch/arm/plat-samsung/include/plat/samsung-time.h new file mode 100644 index 00000000000..4cc99bb1f17 --- /dev/null +++ b/arch/arm/plat-samsung/include/plat/samsung-time.h @@ -0,0 +1,53 @@ +/* linux/arch/arm/plat-samsung/include/plat/samsung-time.h + * + * Copyright 2011 Samsung Electronics Co., Ltd. + *		http://www.samsung.com/ + * + * Header file for samsung s3c and s5p time support + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License version 2 as + * published by the Free Software Foundation. +*/ + +#ifndef __ASM_PLAT_SAMSUNG_TIME_H +#define __ASM_PLAT_SAMSUNG_TIME_H __FILE__ + +/* SAMSUNG HR-Timer Clock mode */ +enum samsung_timer_mode { +	SAMSUNG_PWM0, +	SAMSUNG_PWM1, +	SAMSUNG_PWM2, +	SAMSUNG_PWM3, +	SAMSUNG_PWM4, +}; + +struct samsung_timer_source { +	unsigned int event_id; +	unsigned int source_id; +}; + +/* Be able to sleep for atleast 4 seconds (usually more) */ +#define SAMSUNG_TIMER_MIN_RANGE	4 + +#if defined(CONFIG_ARCH_S3C24XX) || defined(CONFIG_ARCH_S5PC100) +#define TCNT_MAX		0xffff +#define TSCALER_DIV		25 +#define TDIV			50 +#define TSIZE			16 +#else +#define TCNT_MAX		0xffffffff +#define TSCALER_DIV		2 +#define TDIV			2 +#define TSIZE			32 +#endif + +#define NON_PERIODIC		0 +#define PERIODIC		1 + +extern void __init samsung_set_timer_source(enum samsung_timer_mode event, +					enum samsung_timer_mode source); + +extern void __init samsung_timer_init(void); + +#endif /* __ASM_PLAT_SAMSUNG_TIME_H */ diff --git a/arch/arm/plat-samsung/s5p-time.c b/arch/arm/plat-samsung/samsung-time.c index e92510cf82e..f899cbc9b28 100644 --- a/arch/arm/plat-samsung/s5p-time.c +++ b/arch/arm/plat-samsung/samsung-time.c @@ -2,7 +2,7 @@   * Copyright (c) 2011 Samsung Electronics Co., Ltd.   *		http://www.samsung.com/   * - * S5P - Common hr-timer support + * samsung - Common hr-timer support (s3c and s5p)   *   * This program is free software; you can redistribute it and/or modify   * it under the terms of the GNU General Public License version 2 as @@ -25,41 +25,41 @@  #include <mach/map.h>  #include <plat/devs.h>  #include <plat/regs-timer.h> -#include <plat/s5p-time.h> +#include <plat/samsung-time.h>  static struct clk *tin_event;  static struct clk *tin_source;  static struct clk *tdiv_event;  static struct clk *tdiv_source;  static struct clk *timerclk; -static struct s5p_timer_source timer_source; +static struct samsung_timer_source timer_source;  static unsigned long clock_count_per_tick; -static void s5p_timer_resume(void); +static void samsung_timer_resume(void); -static void s5p_time_stop(enum s5p_timer_mode mode) +static void samsung_time_stop(enum samsung_timer_mode mode)  {  	unsigned long tcon;  	tcon = __raw_readl(S3C2410_TCON);  	switch (mode) { -	case S5P_PWM0: +	case SAMSUNG_PWM0:  		tcon &= ~S3C2410_TCON_T0START;  		break; -	case S5P_PWM1: +	case SAMSUNG_PWM1:  		tcon &= ~S3C2410_TCON_T1START;  		break; -	case S5P_PWM2: +	case SAMSUNG_PWM2:  		tcon &= ~S3C2410_TCON_T2START;  		break; -	case S5P_PWM3: +	case SAMSUNG_PWM3:  		tcon &= ~S3C2410_TCON_T3START;  		break; -	case S5P_PWM4: +	case SAMSUNG_PWM4:  		tcon &= ~S3C2410_TCON_T4START;  		break; @@ -70,7 +70,7 @@ static void s5p_time_stop(enum s5p_timer_mode mode)  	__raw_writel(tcon, S3C2410_TCON);  } -static void s5p_time_setup(enum s5p_timer_mode mode, unsigned long tcnt) +static void samsung_time_setup(enum samsung_timer_mode mode, unsigned long tcnt)  {  	unsigned long tcon; @@ -79,27 +79,27 @@ static void s5p_time_setup(enum s5p_timer_mode mode, unsigned long tcnt)  	tcnt--;  	switch (mode) { -	case S5P_PWM0: +	case SAMSUNG_PWM0:  		tcon &= ~(0x0f << 0);  		tcon |= S3C2410_TCON_T0MANUALUPD;  		break; -	case S5P_PWM1: +	case SAMSUNG_PWM1:  		tcon &= ~(0x0f << 8);  		tcon |= S3C2410_TCON_T1MANUALUPD;  		break; -	case S5P_PWM2: +	case SAMSUNG_PWM2:  		tcon &= ~(0x0f << 12);  		tcon |= S3C2410_TCON_T2MANUALUPD;  		break; -	case S5P_PWM3: +	case SAMSUNG_PWM3:  		tcon &= ~(0x0f << 16);  		tcon |= S3C2410_TCON_T3MANUALUPD;  		break; -	case S5P_PWM4: +	case SAMSUNG_PWM4:  		tcon &= ~(0x07 << 20);  		tcon |= S3C2410_TCON_T4MANUALUPD;  		break; @@ -114,14 +114,14 @@ static void s5p_time_setup(enum s5p_timer_mode mode, unsigned long tcnt)  	__raw_writel(tcon, S3C2410_TCON);  } -static void s5p_time_start(enum s5p_timer_mode mode, bool periodic) +static void samsung_time_start(enum samsung_timer_mode mode, bool periodic)  {  	unsigned long tcon;  	tcon  = __raw_readl(S3C2410_TCON);  	switch (mode) { -	case S5P_PWM0: +	case SAMSUNG_PWM0:  		tcon |= S3C2410_TCON_T0START;  		tcon &= ~S3C2410_TCON_T0MANUALUPD; @@ -131,7 +131,7 @@ static void s5p_time_start(enum s5p_timer_mode mode, bool periodic)  			tcon &= ~S3C2410_TCON_T0RELOAD;  		break; -	case S5P_PWM1: +	case SAMSUNG_PWM1:  		tcon |= S3C2410_TCON_T1START;  		tcon &= ~S3C2410_TCON_T1MANUALUPD; @@ -141,7 +141,7 @@ static void s5p_time_start(enum s5p_timer_mode mode, bool periodic)  			tcon &= ~S3C2410_TCON_T1RELOAD;  		break; -	case S5P_PWM2: +	case SAMSUNG_PWM2:  		tcon |= S3C2410_TCON_T2START;  		tcon &= ~S3C2410_TCON_T2MANUALUPD; @@ -151,7 +151,7 @@ static void s5p_time_start(enum s5p_timer_mode mode, bool periodic)  			tcon &= ~S3C2410_TCON_T2RELOAD;  		break; -	case S5P_PWM3: +	case SAMSUNG_PWM3:  		tcon |= S3C2410_TCON_T3START;  		tcon &= ~S3C2410_TCON_T3MANUALUPD; @@ -161,7 +161,7 @@ static void s5p_time_start(enum s5p_timer_mode mode, bool periodic)  			tcon &= ~S3C2410_TCON_T3RELOAD;  		break; -	case S5P_PWM4: +	case SAMSUNG_PWM4:  		tcon |= S3C2410_TCON_T4START;  		tcon &= ~S3C2410_TCON_T4MANUALUPD; @@ -178,24 +178,24 @@ static void s5p_time_start(enum s5p_timer_mode mode, bool periodic)  	__raw_writel(tcon, S3C2410_TCON);  } -static int s5p_set_next_event(unsigned long cycles, +static int samsung_set_next_event(unsigned long cycles,  				struct clock_event_device *evt)  { -	s5p_time_setup(timer_source.event_id, cycles); -	s5p_time_start(timer_source.event_id, NON_PERIODIC); +	samsung_time_setup(timer_source.event_id, cycles); +	samsung_time_start(timer_source.event_id, NON_PERIODIC);  	return 0;  } -static void s5p_set_mode(enum clock_event_mode mode, +static void samsung_set_mode(enum clock_event_mode mode,  				struct clock_event_device *evt)  { -	s5p_time_stop(timer_source.event_id); +	samsung_time_stop(timer_source.event_id);  	switch (mode) {  	case CLOCK_EVT_MODE_PERIODIC: -		s5p_time_setup(timer_source.event_id, clock_count_per_tick); -		s5p_time_start(timer_source.event_id, PERIODIC); +		samsung_time_setup(timer_source.event_id, clock_count_per_tick); +		samsung_time_start(timer_source.event_id, PERIODIC);  		break;  	case CLOCK_EVT_MODE_ONESHOT: @@ -206,24 +206,24 @@ static void s5p_set_mode(enum clock_event_mode mode,  		break;  	case CLOCK_EVT_MODE_RESUME: -		s5p_timer_resume(); +		samsung_timer_resume();  		break;  	}  } -static void s5p_timer_resume(void) +static void samsung_timer_resume(void)  {  	/* event timer restart */ -	s5p_time_setup(timer_source.event_id, clock_count_per_tick); -	s5p_time_start(timer_source.event_id, PERIODIC); +	samsung_time_setup(timer_source.event_id, clock_count_per_tick); +	samsung_time_start(timer_source.event_id, PERIODIC);  	/* source timer restart */ -	s5p_time_setup(timer_source.source_id, TCNT_MAX); -	s5p_time_start(timer_source.source_id, PERIODIC); +	samsung_time_setup(timer_source.source_id, TCNT_MAX); +	samsung_time_start(timer_source.source_id, PERIODIC);  } -void __init s5p_set_timer_source(enum s5p_timer_mode event, -				 enum s5p_timer_mode source) +void __init samsung_set_timer_source(enum samsung_timer_mode event, +				 enum samsung_timer_mode source)  {  	s3c_device_timer[event].dev.bus = &platform_bus_type;  	s3c_device_timer[source].dev.bus = &platform_bus_type; @@ -233,14 +233,14 @@ void __init s5p_set_timer_source(enum s5p_timer_mode event,  }  static struct clock_event_device time_event_device = { -	.name		= "s5p_event_timer", +	.name		= "samsung_event_timer",  	.features	= CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,  	.rating		= 200, -	.set_next_event	= s5p_set_next_event, -	.set_mode	= s5p_set_mode, +	.set_next_event	= samsung_set_next_event, +	.set_mode	= samsung_set_mode,  }; -static irqreturn_t s5p_clock_event_isr(int irq, void *dev_id) +static irqreturn_t samsung_clock_event_isr(int irq, void *dev_id)  {  	struct clock_event_device *evt = dev_id; @@ -249,14 +249,14 @@ static irqreturn_t s5p_clock_event_isr(int irq, void *dev_id)  	return IRQ_HANDLED;  } -static struct irqaction s5p_clock_event_irq = { -	.name		= "s5p_time_irq", +static struct irqaction samsung_clock_event_irq = { +	.name		= "samsung_time_irq",  	.flags		= IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, -	.handler	= s5p_clock_event_isr, +	.handler	= samsung_clock_event_isr,  	.dev_id		= &time_event_device,  }; -static void __init s5p_clockevent_init(void) +static void __init samsung_clockevent_init(void)  {  	unsigned long pclk;  	unsigned long clock_rate; @@ -267,8 +267,8 @@ static void __init s5p_clockevent_init(void)  	tscaler = clk_get_parent(tdiv_event); -	clk_set_rate(tscaler, pclk / 2); -	clk_set_rate(tdiv_event, pclk / 2); +	clk_set_rate(tscaler, pclk / TSCALER_DIV); +	clk_set_rate(tdiv_event, pclk / TDIV);  	clk_set_parent(tin_event, tdiv_event);  	clock_rate = clk_get_rate(tin_event); @@ -278,22 +278,22 @@ static void __init s5p_clockevent_init(void)  	clockevents_config_and_register(&time_event_device, clock_rate, 1, -1);  	irq_number = timer_source.event_id + IRQ_TIMER0; -	setup_irq(irq_number, &s5p_clock_event_irq); +	setup_irq(irq_number, &samsung_clock_event_irq);  } -static void __iomem *s5p_timer_reg(void) +static void __iomem *samsung_timer_reg(void)  {  	unsigned long offset = 0;  	switch (timer_source.source_id) { -	case S5P_PWM0: -	case S5P_PWM1: -	case S5P_PWM2: -	case S5P_PWM3: +	case SAMSUNG_PWM0: +	case SAMSUNG_PWM1: +	case SAMSUNG_PWM2: +	case SAMSUNG_PWM3:  		offset = (timer_source.source_id * 0x0c) + 0x14;  		break; -	case S5P_PWM4: +	case SAMSUNG_PWM4:  		offset = 0x40;  		break; @@ -312,9 +312,9 @@ static void __iomem *s5p_timer_reg(void)   * this wraps around for now, since it is just a relative time   * stamp. (Inspired by U300 implementation.)   */ -static u32 notrace s5p_read_sched_clock(void) +static u32 notrace samsung_read_sched_clock(void)  { -	void __iomem *reg = s5p_timer_reg(); +	void __iomem *reg = samsung_timer_reg();  	if (!reg)  		return 0; @@ -322,29 +322,29 @@ static u32 notrace s5p_read_sched_clock(void)  	return ~__raw_readl(reg);  } -static void __init s5p_clocksource_init(void) +static void __init samsung_clocksource_init(void)  {  	unsigned long pclk;  	unsigned long clock_rate;  	pclk = clk_get_rate(timerclk); -	clk_set_rate(tdiv_source, pclk / 2); +	clk_set_rate(tdiv_source, pclk / TDIV);  	clk_set_parent(tin_source, tdiv_source);  	clock_rate = clk_get_rate(tin_source); -	s5p_time_setup(timer_source.source_id, TCNT_MAX); -	s5p_time_start(timer_source.source_id, PERIODIC); +	samsung_time_setup(timer_source.source_id, TCNT_MAX); +	samsung_time_start(timer_source.source_id, PERIODIC); -	setup_sched_clock(s5p_read_sched_clock, 32, clock_rate); +	setup_sched_clock(samsung_read_sched_clock, TSIZE, clock_rate); -	if (clocksource_mmio_init(s5p_timer_reg(), "s5p_clocksource_timer", -			clock_rate, 250, 32, clocksource_mmio_readl_down)) -		panic("s5p_clocksource_timer: can't register clocksource\n"); +	if (clocksource_mmio_init(samsung_timer_reg(), "samsung_clocksource_timer", +			clock_rate, 250, TSIZE, clocksource_mmio_readl_down)) +		panic("samsung_clocksource_timer: can't register clocksource\n");  } -static void __init s5p_timer_resources(void) +static void __init samsung_timer_resources(void)  {  	unsigned long event_id = timer_source.event_id; @@ -386,9 +386,9 @@ static void __init s5p_timer_resources(void)  	clk_enable(tin_source);  } -void __init s5p_timer_init(void) +void __init samsung_timer_init(void)  { -	s5p_timer_resources(); -	s5p_clockevent_init(); -	s5p_clocksource_init(); +	samsung_timer_resources(); +	samsung_clockevent_init(); +	samsung_clocksource_init();  } diff --git a/arch/arm/plat-samsung/time.c b/arch/arm/plat-samsung/time.c deleted file mode 100644 index 73defd00c3e..00000000000 --- a/arch/arm/plat-samsung/time.c +++ /dev/null @@ -1,287 +0,0 @@ -/* linux/arch/arm/plat-samsung/time.c - * - * Copyright (C) 2003-2005 Simtec Electronics - *	Ben Dooks, <ben@simtec.co.uk> - * - * This program is free software; you can redistribute it and/or modify - * it under the terms of the GNU General Public License as published by - * the Free Software Foundation; either version 2 of the License, or - * (at your option) any later version. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - * You should have received a copy of the GNU General Public License - * along with this program; if not, write to the Free Software - * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA - */ - -#include <linux/kernel.h> -#include <linux/sched.h> -#include <linux/init.h> -#include <linux/interrupt.h> -#include <linux/irq.h> -#include <linux/err.h> -#include <linux/clk.h> -#include <linux/io.h> -#include <linux/platform_device.h> -#include <linux/syscore_ops.h> - -#include <asm/mach-types.h> - -#include <asm/irq.h> -#include <mach/map.h> -#include <plat/regs-timer.h> -#include <mach/regs-irq.h> -#include <asm/mach/time.h> -#include <mach/tick.h> - -#include <plat/clock.h> -#include <plat/cpu.h> - -static unsigned long timer_startval; -static unsigned long timer_usec_ticks; - -#ifndef TICK_MAX -#define TICK_MAX (0xffff) -#endif - -#define TIMER_USEC_SHIFT 16 - -/* we use the shifted arithmetic to work out the ratio of timer ticks - * to usecs, as often the peripheral clock is not a nice even multiple - * of 1MHz. - * - * shift of 14 and 15 are too low for the 12MHz, 16 seems to be ok - * for the current HZ value of 200 without producing overflows. - * - * Original patch by Dimitry Andric, updated by Ben Dooks -*/ - - -/* timer_mask_usec_ticks - * - * given a clock and divisor, make the value to pass into timer_ticks_to_usec - * to scale the ticks into usecs -*/ - -static inline unsigned long -timer_mask_usec_ticks(unsigned long scaler, unsigned long pclk) -{ -	unsigned long den = pclk / 1000; - -	return ((1000 << TIMER_USEC_SHIFT) * scaler + (den >> 1)) / den; -} - -/* timer_ticks_to_usec - * - * convert timer ticks to usec. -*/ - -static inline unsigned long timer_ticks_to_usec(unsigned long ticks) -{ -	unsigned long res; - -	res = ticks * timer_usec_ticks; -	res += 1 << (TIMER_USEC_SHIFT - 4);	/* round up slightly */ - -	return res >> TIMER_USEC_SHIFT; -} - -/*** - * Returns microsecond  since last clock interrupt.  Note that interrupts - * will have been disabled by do_gettimeoffset() - * IRQs are disabled before entering here from do_gettimeofday() - */ - -static u32 s3c2410_gettimeoffset(void) -{ -	unsigned long tdone; -	unsigned long tval; - -	/* work out how many ticks have gone since last timer interrupt */ - -	tval =  __raw_readl(S3C2410_TCNTO(4)); -	tdone = timer_startval - tval; - -	/* check to see if there is an interrupt pending */ - -	if (s3c24xx_ostimer_pending()) { -		/* re-read the timer, and try and fix up for the missed -		 * interrupt. Note, the interrupt may go off before the -		 * timer has re-loaded from wrapping. -		 */ - -		tval =  __raw_readl(S3C2410_TCNTO(4)); -		tdone = timer_startval - tval; - -		if (tval != 0) -			tdone += timer_startval; -	} - -	return timer_ticks_to_usec(tdone) * 1000; -} - - -/* - * IRQ handler for the timer - */ -static irqreturn_t -s3c2410_timer_interrupt(int irq, void *dev_id) -{ -	timer_tick(); -	return IRQ_HANDLED; -} - -static struct irqaction s3c2410_timer_irq = { -	.name		= "S3C2410 Timer Tick", -	.flags		= IRQF_DISABLED | IRQF_TIMER | IRQF_IRQPOLL, -	.handler	= s3c2410_timer_interrupt, -}; - -#define use_tclk1_12() ( \ -	machine_is_bast()	|| \ -	machine_is_vr1000()	|| \ -	machine_is_anubis()	|| \ -	machine_is_osiris()) - -static struct clk *tin; -static struct clk *tdiv; -static struct clk *timerclk; - -/* - * Set up timer interrupt, and return the current time in seconds. - * - * Currently we only use timer4, as it is the only timer which has no - * other function that can be exploited externally - */ -static void s3c2410_timer_setup (void) -{ -	unsigned long tcon; -	unsigned long tcnt; -	unsigned long tcfg1; -	unsigned long tcfg0; - -	tcnt = TICK_MAX;  /* default value for tcnt */ - -	/* configure the system for whichever machine is in use */ - -	if (use_tclk1_12()) { -		/* timer is at 12MHz, scaler is 1 */ -		timer_usec_ticks = timer_mask_usec_ticks(1, 12000000); -		tcnt = 12000000 / HZ; - -		tcfg1 = __raw_readl(S3C2410_TCFG1); -		tcfg1 &= ~S3C2410_TCFG1_MUX4_MASK; -		tcfg1 |= S3C2410_TCFG1_MUX4_TCLK1; -		__raw_writel(tcfg1, S3C2410_TCFG1); -	} else { -		unsigned long pclk; -		struct clk *tscaler; - -		/* for the h1940 (and others), we use the pclk from the core -		 * to generate the timer values. since values around 50 to -		 * 70MHz are not values we can directly generate the timer -		 * value from, we need to pre-scale and divide before using it. -		 * -		 * for instance, using 50.7MHz and dividing by 6 gives 8.45MHz -		 * (8.45 ticks per usec) -		 */ - -		pclk = clk_get_rate(timerclk); - -		/* configure clock tick */ - -		timer_usec_ticks = timer_mask_usec_ticks(6, pclk); - -		tscaler = clk_get_parent(tdiv); - -		clk_set_rate(tscaler, pclk / 3); -		clk_set_rate(tdiv, pclk / 6); -		clk_set_parent(tin, tdiv); - -		tcnt = clk_get_rate(tin) / HZ; -	} - -	tcon = __raw_readl(S3C2410_TCON); -	tcfg0 = __raw_readl(S3C2410_TCFG0); -	tcfg1 = __raw_readl(S3C2410_TCFG1); - -	/* timers reload after counting zero, so reduce the count by 1 */ - -	tcnt--; - -	printk(KERN_DEBUG "timer tcon=%08lx, tcnt %04lx, tcfg %08lx,%08lx, usec %08lx\n", -	       tcon, tcnt, tcfg0, tcfg1, timer_usec_ticks); - -	/* check to see if timer is within 16bit range... */ -	if (tcnt > TICK_MAX) { -		panic("setup_timer: HZ is too small, cannot configure timer!"); -		return; -	} - -	__raw_writel(tcfg1, S3C2410_TCFG1); -	__raw_writel(tcfg0, S3C2410_TCFG0); - -	timer_startval = tcnt; -	__raw_writel(tcnt, S3C2410_TCNTB(4)); - -	/* ensure timer is stopped... */ - -	tcon &= ~(7<<20); -	tcon |= S3C2410_TCON_T4RELOAD; -	tcon |= S3C2410_TCON_T4MANUALUPD; - -	__raw_writel(tcon, S3C2410_TCON); -	__raw_writel(tcnt, S3C2410_TCNTB(4)); -	__raw_writel(tcnt, S3C2410_TCMPB(4)); - -	/* start the timer running */ -	tcon |= S3C2410_TCON_T4START; -	tcon &= ~S3C2410_TCON_T4MANUALUPD; -	__raw_writel(tcon, S3C2410_TCON); -} - -static void __init s3c2410_timer_resources(void) -{ -	struct platform_device tmpdev; - -	tmpdev.dev.bus = &platform_bus_type; -	tmpdev.id = 4; - -	timerclk = clk_get(NULL, "timers"); -	if (IS_ERR(timerclk)) -		panic("failed to get clock for system timer"); - -	clk_enable(timerclk); - -	if (!use_tclk1_12()) { -		tmpdev.id = 4; -		tmpdev.dev.init_name = "s3c24xx-pwm.4"; -		tin = clk_get(&tmpdev.dev, "pwm-tin"); -		if (IS_ERR(tin)) -			panic("failed to get pwm-tin clock for system timer"); - -		tdiv = clk_get(&tmpdev.dev, "pwm-tdiv"); -		if (IS_ERR(tdiv)) -			panic("failed to get pwm-tdiv clock for system timer"); -	} - -	clk_enable(tin); -} - -static struct syscore_ops s3c24xx_syscore_ops = { -	.resume		= s3c2410_timer_setup, -}; - -void __init s3c24xx_timer_init(void) -{ -	arch_gettimeoffset = s3c2410_gettimeoffset; - -	s3c2410_timer_resources(); -	s3c2410_timer_setup(); -	setup_irq(IRQ_TIMER4, &s3c2410_timer_irq); -	register_syscore_ops(&s3c24xx_syscore_ops); -} diff --git a/arch/avr32/mach-at32ap/at32ap700x.c b/arch/avr32/mach-at32ap/at32ap700x.c index b323d8d3185..7c2f6685bf4 100644 --- a/arch/avr32/mach-at32ap/at32ap700x.c +++ b/arch/avr32/mach-at32ap/at32ap700x.c @@ -1453,7 +1453,7 @@ static struct resource atmel_lcdfb0_resource[] = {  	},  };  DEFINE_DEV_DATA(atmel_lcdfb, 0); -DEV_CLK(hck1, atmel_lcdfb0, hsb, 7); +DEV_CLK(hclk, atmel_lcdfb0, hsb, 7);  static struct clk atmel_lcdfb0_pixclk = {  	.name		= "lcdc_clk",  	.dev		= &atmel_lcdfb0_device.dev, @@ -1530,6 +1530,8 @@ at32_add_device_lcdc(unsigned int id, struct atmel_lcdfb_info *data,  	memcpy(info, data, sizeof(struct atmel_lcdfb_info));  	info->default_monspecs = monspecs; +	pdev->name = "at32ap-lcdfb"; +  	platform_device_register(pdev);  	return pdev; @@ -2246,7 +2248,7 @@ static __initdata struct clk *init_clocks[] = {  	&atmel_twi0_pclk,  	&atmel_mci0_pclk,  #if defined(CONFIG_CPU_AT32AP7000) || defined(CONFIG_CPU_AT32AP7002) -	&atmel_lcdfb0_hck1, +	&atmel_lcdfb0_hclk,  	&atmel_lcdfb0_pixclk,  #endif  	&ssc0_pclk, diff --git a/drivers/clocksource/Kconfig b/drivers/clocksource/Kconfig index e507ab7df60..3167fda9bbb 100644 --- a/drivers/clocksource/Kconfig +++ b/drivers/clocksource/Kconfig @@ -31,6 +31,9 @@ config SUNXI_TIMER  config VT8500_TIMER  	bool +config CADENCE_TTC_TIMER +	bool +  config CLKSRC_NOMADIK_MTU  	bool  	depends on (ARCH_NOMADIK || ARCH_U8500) diff --git a/drivers/clocksource/Makefile b/drivers/clocksource/Makefile index 4d8283aec5b..e74c8ce26bf 100644 --- a/drivers/clocksource/Makefile +++ b/drivers/clocksource/Makefile @@ -19,6 +19,7 @@ obj-$(CONFIG_ARCH_BCM2835)	+= bcm2835_timer.o  obj-$(CONFIG_SUNXI_TIMER)	+= sunxi_timer.o  obj-$(CONFIG_ARCH_TEGRA)	+= tegra20_timer.o  obj-$(CONFIG_VT8500_TIMER)	+= vt8500_timer.o +obj-$(CONFIG_CADENCE_TTC_TIMER)		+= cadence_ttc_timer.o  obj-$(CONFIG_ARM_ARCH_TIMER)		+= arm_arch_timer.o  obj-$(CONFIG_CLKSRC_METAG_GENERIC)	+= metag_generic.o diff --git a/drivers/clocksource/bcm2835_timer.c b/drivers/clocksource/bcm2835_timer.c index 50c68fef944..766611d2994 100644 --- a/drivers/clocksource/bcm2835_timer.c +++ b/drivers/clocksource/bcm2835_timer.c @@ -95,23 +95,13 @@ static irqreturn_t bcm2835_time_interrupt(int irq, void *dev_id)  	}  } -static struct of_device_id bcm2835_time_match[] __initconst = { -	{ .compatible = "brcm,bcm2835-system-timer" }, -	{} -}; - -static void __init bcm2835_timer_init(void) +static void __init bcm2835_timer_init(struct device_node *node)  { -	struct device_node *node;  	void __iomem *base;  	u32 freq;  	int irq;  	struct bcm2835_timer *timer; -	node = of_find_matching_node(NULL, bcm2835_time_match); -	if (!node) -		panic("No bcm2835 timer node"); -  	base = of_iomap(node, 0);  	if (!base)  		panic("Can't remap registers"); diff --git a/drivers/clocksource/cadence_ttc_timer.c b/drivers/clocksource/cadence_ttc_timer.c new file mode 100644 index 00000000000..685bc60e210 --- /dev/null +++ b/drivers/clocksource/cadence_ttc_timer.c @@ -0,0 +1,436 @@ +/* + * This file contains driver for the Cadence Triple Timer Counter Rev 06 + * + *  Copyright (C) 2011-2013 Xilinx + * + * based on arch/mips/kernel/time.c timer driver + * + * This software is licensed under the terms of the GNU General Public + * License version 2, as published by the Free Software Foundation, and + * may be copied, distributed, and modified under those terms. + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + */ + +#include <linux/clk.h> +#include <linux/interrupt.h> +#include <linux/clockchips.h> +#include <linux/of_address.h> +#include <linux/of_irq.h> +#include <linux/slab.h> +#include <linux/clk-provider.h> + +/* + * This driver configures the 2 16-bit count-up timers as follows: + * + * T1: Timer 1, clocksource for generic timekeeping + * T2: Timer 2, clockevent source for hrtimers + * T3: Timer 3, <unused> + * + * The input frequency to the timer module for emulation is 2.5MHz which is + * common to all the timer channels (T1, T2, and T3). With a pre-scaler of 32, + * the timers are clocked at 78.125KHz (12.8 us resolution). + + * The input frequency to the timer module in silicon is configurable and + * obtained from device tree. The pre-scaler of 32 is used. + */ + +/* + * Timer Register Offset Definitions of Timer 1, Increment base address by 4 + * and use same offsets for Timer 2 + */ +#define TTC_CLK_CNTRL_OFFSET		0x00 /* Clock Control Reg, RW */ +#define TTC_CNT_CNTRL_OFFSET		0x0C /* Counter Control Reg, RW */ +#define TTC_COUNT_VAL_OFFSET		0x18 /* Counter Value Reg, RO */ +#define TTC_INTR_VAL_OFFSET		0x24 /* Interval Count Reg, RW */ +#define TTC_ISR_OFFSET		0x54 /* Interrupt Status Reg, RO */ +#define TTC_IER_OFFSET		0x60 /* Interrupt Enable Reg, RW */ + +#define TTC_CNT_CNTRL_DISABLE_MASK	0x1 + +/* + * Setup the timers to use pre-scaling, using a fixed value for now that will + * work across most input frequency, but it may need to be more dynamic + */ +#define PRESCALE_EXPONENT	11	/* 2 ^ PRESCALE_EXPONENT = PRESCALE */ +#define PRESCALE		2048	/* The exponent must match this */ +#define CLK_CNTRL_PRESCALE	((PRESCALE_EXPONENT - 1) << 1) +#define CLK_CNTRL_PRESCALE_EN	1 +#define CNT_CNTRL_RESET		(1 << 4) + +/** + * struct ttc_timer - This definition defines local timer structure + * + * @base_addr:	Base address of timer + * @clk:	Associated clock source + * @clk_rate_change_nb	Notifier block for clock rate changes + */ +struct ttc_timer { +	void __iomem *base_addr; +	struct clk *clk; +	struct notifier_block clk_rate_change_nb; +}; + +#define to_ttc_timer(x) \ +		container_of(x, struct ttc_timer, clk_rate_change_nb) + +struct ttc_timer_clocksource { +	struct ttc_timer	ttc; +	struct clocksource	cs; +}; + +#define to_ttc_timer_clksrc(x) \ +		container_of(x, struct ttc_timer_clocksource, cs) + +struct ttc_timer_clockevent { +	struct ttc_timer		ttc; +	struct clock_event_device	ce; +}; + +#define to_ttc_timer_clkevent(x) \ +		container_of(x, struct ttc_timer_clockevent, ce) + +/** + * ttc_set_interval - Set the timer interval value + * + * @timer:	Pointer to the timer instance + * @cycles:	Timer interval ticks + **/ +static void ttc_set_interval(struct ttc_timer *timer, +					unsigned long cycles) +{ +	u32 ctrl_reg; + +	/* Disable the counter, set the counter value  and re-enable counter */ +	ctrl_reg = __raw_readl(timer->base_addr + TTC_CNT_CNTRL_OFFSET); +	ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK; +	__raw_writel(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET); + +	__raw_writel(cycles, timer->base_addr + TTC_INTR_VAL_OFFSET); + +	/* +	 * Reset the counter (0x10) so that it starts from 0, one-shot +	 * mode makes this needed for timing to be right. +	 */ +	ctrl_reg |= CNT_CNTRL_RESET; +	ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK; +	__raw_writel(ctrl_reg, timer->base_addr + TTC_CNT_CNTRL_OFFSET); +} + +/** + * ttc_clock_event_interrupt - Clock event timer interrupt handler + * + * @irq:	IRQ number of the Timer + * @dev_id:	void pointer to the ttc_timer instance + * + * returns: Always IRQ_HANDLED - success + **/ +static irqreturn_t ttc_clock_event_interrupt(int irq, void *dev_id) +{ +	struct ttc_timer_clockevent *ttce = dev_id; +	struct ttc_timer *timer = &ttce->ttc; + +	/* Acknowledge the interrupt and call event handler */ +	__raw_readl(timer->base_addr + TTC_ISR_OFFSET); + +	ttce->ce.event_handler(&ttce->ce); + +	return IRQ_HANDLED; +} + +/** + * __ttc_clocksource_read - Reads the timer counter register + * + * returns: Current timer counter register value + **/ +static cycle_t __ttc_clocksource_read(struct clocksource *cs) +{ +	struct ttc_timer *timer = &to_ttc_timer_clksrc(cs)->ttc; + +	return (cycle_t)__raw_readl(timer->base_addr + +				TTC_COUNT_VAL_OFFSET); +} + +/** + * ttc_set_next_event - Sets the time interval for next event + * + * @cycles:	Timer interval ticks + * @evt:	Address of clock event instance + * + * returns: Always 0 - success + **/ +static int ttc_set_next_event(unsigned long cycles, +					struct clock_event_device *evt) +{ +	struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt); +	struct ttc_timer *timer = &ttce->ttc; + +	ttc_set_interval(timer, cycles); +	return 0; +} + +/** + * ttc_set_mode - Sets the mode of timer + * + * @mode:	Mode to be set + * @evt:	Address of clock event instance + **/ +static void ttc_set_mode(enum clock_event_mode mode, +					struct clock_event_device *evt) +{ +	struct ttc_timer_clockevent *ttce = to_ttc_timer_clkevent(evt); +	struct ttc_timer *timer = &ttce->ttc; +	u32 ctrl_reg; + +	switch (mode) { +	case CLOCK_EVT_MODE_PERIODIC: +		ttc_set_interval(timer, +				DIV_ROUND_CLOSEST(clk_get_rate(ttce->ttc.clk), +					PRESCALE * HZ)); +		break; +	case CLOCK_EVT_MODE_ONESHOT: +	case CLOCK_EVT_MODE_UNUSED: +	case CLOCK_EVT_MODE_SHUTDOWN: +		ctrl_reg = __raw_readl(timer->base_addr + +					TTC_CNT_CNTRL_OFFSET); +		ctrl_reg |= TTC_CNT_CNTRL_DISABLE_MASK; +		__raw_writel(ctrl_reg, +				timer->base_addr + TTC_CNT_CNTRL_OFFSET); +		break; +	case CLOCK_EVT_MODE_RESUME: +		ctrl_reg = __raw_readl(timer->base_addr + +					TTC_CNT_CNTRL_OFFSET); +		ctrl_reg &= ~TTC_CNT_CNTRL_DISABLE_MASK; +		__raw_writel(ctrl_reg, +				timer->base_addr + TTC_CNT_CNTRL_OFFSET); +		break; +	} +} + +static int ttc_rate_change_clocksource_cb(struct notifier_block *nb, +		unsigned long event, void *data) +{ +	struct clk_notifier_data *ndata = data; +	struct ttc_timer *ttc = to_ttc_timer(nb); +	struct ttc_timer_clocksource *ttccs = container_of(ttc, +			struct ttc_timer_clocksource, ttc); + +	switch (event) { +	case POST_RATE_CHANGE: +		/* +		 * Do whatever is necessary to maintain a proper time base +		 * +		 * I cannot find a way to adjust the currently used clocksource +		 * to the new frequency. __clocksource_updatefreq_hz() sounds +		 * good, but does not work. Not sure what's that missing. +		 * +		 * This approach works, but triggers two clocksource switches. +		 * The first after unregister to clocksource jiffies. And +		 * another one after the register to the newly registered timer. +		 * +		 * Alternatively we could 'waste' another HW timer to ping pong +		 * between clock sources. That would also use one register and +		 * one unregister call, but only trigger one clocksource switch +		 * for the cost of another HW timer used by the OS. +		 */ +		clocksource_unregister(&ttccs->cs); +		clocksource_register_hz(&ttccs->cs, +				ndata->new_rate / PRESCALE); +		/* fall through */ +	case PRE_RATE_CHANGE: +	case ABORT_RATE_CHANGE: +	default: +		return NOTIFY_DONE; +	} +} + +static void __init ttc_setup_clocksource(struct clk *clk, void __iomem *base) +{ +	struct ttc_timer_clocksource *ttccs; +	int err; + +	ttccs = kzalloc(sizeof(*ttccs), GFP_KERNEL); +	if (WARN_ON(!ttccs)) +		return; + +	ttccs->ttc.clk = clk; + +	err = clk_prepare_enable(ttccs->ttc.clk); +	if (WARN_ON(err)) { +		kfree(ttccs); +		return; +	} + +	ttccs->ttc.clk_rate_change_nb.notifier_call = +		ttc_rate_change_clocksource_cb; +	ttccs->ttc.clk_rate_change_nb.next = NULL; +	if (clk_notifier_register(ttccs->ttc.clk, +				&ttccs->ttc.clk_rate_change_nb)) +		pr_warn("Unable to register clock notifier.\n"); + +	ttccs->ttc.base_addr = base; +	ttccs->cs.name = "ttc_clocksource"; +	ttccs->cs.rating = 200; +	ttccs->cs.read = __ttc_clocksource_read; +	ttccs->cs.mask = CLOCKSOURCE_MASK(16); +	ttccs->cs.flags = CLOCK_SOURCE_IS_CONTINUOUS; + +	/* +	 * Setup the clock source counter to be an incrementing counter +	 * with no interrupt and it rolls over at 0xFFFF. Pre-scale +	 * it by 32 also. Let it start running now. +	 */ +	__raw_writel(0x0,  ttccs->ttc.base_addr + TTC_IER_OFFSET); +	__raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN, +		     ttccs->ttc.base_addr + TTC_CLK_CNTRL_OFFSET); +	__raw_writel(CNT_CNTRL_RESET, +		     ttccs->ttc.base_addr + TTC_CNT_CNTRL_OFFSET); + +	err = clocksource_register_hz(&ttccs->cs, +			clk_get_rate(ttccs->ttc.clk) / PRESCALE); +	if (WARN_ON(err)) { +		kfree(ttccs); +		return; +	} +} + +static int ttc_rate_change_clockevent_cb(struct notifier_block *nb, +		unsigned long event, void *data) +{ +	struct clk_notifier_data *ndata = data; +	struct ttc_timer *ttc = to_ttc_timer(nb); +	struct ttc_timer_clockevent *ttcce = container_of(ttc, +			struct ttc_timer_clockevent, ttc); + +	switch (event) { +	case POST_RATE_CHANGE: +	{ +		unsigned long flags; + +		/* +		 * clockevents_update_freq should be called with IRQ disabled on +		 * the CPU the timer provides events for. The timer we use is +		 * common to both CPUs, not sure if we need to run on both +		 * cores. +		 */ +		local_irq_save(flags); +		clockevents_update_freq(&ttcce->ce, +				ndata->new_rate / PRESCALE); +		local_irq_restore(flags); + +		/* fall through */ +	} +	case PRE_RATE_CHANGE: +	case ABORT_RATE_CHANGE: +	default: +		return NOTIFY_DONE; +	} +} + +static void __init ttc_setup_clockevent(struct clk *clk, +						void __iomem *base, u32 irq) +{ +	struct ttc_timer_clockevent *ttcce; +	int err; + +	ttcce = kzalloc(sizeof(*ttcce), GFP_KERNEL); +	if (WARN_ON(!ttcce)) +		return; + +	ttcce->ttc.clk = clk; + +	err = clk_prepare_enable(ttcce->ttc.clk); +	if (WARN_ON(err)) { +		kfree(ttcce); +		return; +	} + +	ttcce->ttc.clk_rate_change_nb.notifier_call = +		ttc_rate_change_clockevent_cb; +	ttcce->ttc.clk_rate_change_nb.next = NULL; +	if (clk_notifier_register(ttcce->ttc.clk, +				&ttcce->ttc.clk_rate_change_nb)) +		pr_warn("Unable to register clock notifier.\n"); + +	ttcce->ttc.base_addr = base; +	ttcce->ce.name = "ttc_clockevent"; +	ttcce->ce.features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT; +	ttcce->ce.set_next_event = ttc_set_next_event; +	ttcce->ce.set_mode = ttc_set_mode; +	ttcce->ce.rating = 200; +	ttcce->ce.irq = irq; +	ttcce->ce.cpumask = cpu_possible_mask; + +	/* +	 * Setup the clock event timer to be an interval timer which +	 * is prescaled by 32 using the interval interrupt. Leave it +	 * disabled for now. +	 */ +	__raw_writel(0x23, ttcce->ttc.base_addr + TTC_CNT_CNTRL_OFFSET); +	__raw_writel(CLK_CNTRL_PRESCALE | CLK_CNTRL_PRESCALE_EN, +		     ttcce->ttc.base_addr + TTC_CLK_CNTRL_OFFSET); +	__raw_writel(0x1,  ttcce->ttc.base_addr + TTC_IER_OFFSET); + +	err = request_irq(irq, ttc_clock_event_interrupt, +			  IRQF_DISABLED | IRQF_TIMER, +			  ttcce->ce.name, ttcce); +	if (WARN_ON(err)) { +		kfree(ttcce); +		return; +	} + +	clockevents_config_and_register(&ttcce->ce, +			clk_get_rate(ttcce->ttc.clk) / PRESCALE, 1, 0xfffe); +} + +/** + * ttc_timer_init - Initialize the timer + * + * Initializes the timer hardware and register the clock source and clock event + * timers with Linux kernal timer framework + */ +static void __init ttc_timer_init(struct device_node *timer) +{ +	unsigned int irq; +	void __iomem *timer_baseaddr; +	struct clk *clk; +	static int initialized; + +	if (initialized) +		return; + +	initialized = 1; + +	/* +	 * Get the 1st Triple Timer Counter (TTC) block from the device tree +	 * and use it. Note that the event timer uses the interrupt and it's the +	 * 2nd TTC hence the irq_of_parse_and_map(,1) +	 */ +	timer_baseaddr = of_iomap(timer, 0); +	if (!timer_baseaddr) { +		pr_err("ERROR: invalid timer base address\n"); +		BUG(); +	} + +	irq = irq_of_parse_and_map(timer, 1); +	if (irq <= 0) { +		pr_err("ERROR: invalid interrupt number\n"); +		BUG(); +	} + +	clk = of_clk_get_by_name(timer, "cpu_1x"); +	if (IS_ERR(clk)) { +		pr_err("ERROR: timer input clock not found\n"); +		BUG(); +	} + +	ttc_setup_clocksource(clk, timer_baseaddr); +	ttc_setup_clockevent(clk, timer_baseaddr + 4, irq); + +	pr_info("%s #0 at %p, irq=%d\n", timer->name, timer_baseaddr, irq); +} + +CLOCKSOURCE_OF_DECLARE(ttc, "cdns,ttc", ttc_timer_init); diff --git a/drivers/clocksource/clksrc-of.c b/drivers/clocksource/clksrc-of.c index bdabdaa8d00..37f5325bec9 100644 --- a/drivers/clocksource/clksrc-of.c +++ b/drivers/clocksource/clksrc-of.c @@ -16,6 +16,7 @@  #include <linux/init.h>  #include <linux/of.h> +#include <linux/clocksource.h>  extern struct of_device_id __clksrc_of_table[]; @@ -26,10 +27,10 @@ void __init clocksource_of_init(void)  {  	struct device_node *np;  	const struct of_device_id *match; -	void (*init_func)(void); +	clocksource_of_init_fn init_func;  	for_each_matching_node_and_match(np, __clksrc_of_table, &match) {  		init_func = match->data; -		init_func(); +		init_func(np);  	}  } diff --git a/drivers/clocksource/em_sti.c b/drivers/clocksource/em_sti.c index e6a553cb73e..4329a29a531 100644 --- a/drivers/clocksource/em_sti.c +++ b/drivers/clocksource/em_sti.c @@ -399,7 +399,18 @@ static struct platform_driver em_sti_device_driver = {  	}  }; -module_platform_driver(em_sti_device_driver); +static int __init em_sti_init(void) +{ +	return platform_driver_register(&em_sti_device_driver); +} + +static void __exit em_sti_exit(void) +{ +	platform_driver_unregister(&em_sti_device_driver); +} + +subsys_initcall(em_sti_init); +module_exit(em_sti_exit);  MODULE_AUTHOR("Magnus Damm");  MODULE_DESCRIPTION("Renesas Emma Mobile STI Timer Driver"); diff --git a/drivers/clocksource/sh_cmt.c b/drivers/clocksource/sh_cmt.c index 488c14cc8db..08d0c418c94 100644 --- a/drivers/clocksource/sh_cmt.c +++ b/drivers/clocksource/sh_cmt.c @@ -54,62 +54,100 @@ struct sh_cmt_priv {  	struct clocksource cs;  	unsigned long total_cycles;  	bool cs_enabled; + +	/* callbacks for CMSTR and CMCSR access */ +	unsigned long (*read_control)(void __iomem *base, unsigned long offs); +	void (*write_control)(void __iomem *base, unsigned long offs, +			      unsigned long value); + +	/* callbacks for CMCNT and CMCOR access */ +	unsigned long (*read_count)(void __iomem *base, unsigned long offs); +	void (*write_count)(void __iomem *base, unsigned long offs, +			    unsigned long value);  }; -static DEFINE_RAW_SPINLOCK(sh_cmt_lock); +/* Examples of supported CMT timer register layouts and I/O access widths: + * + * "16-bit counter and 16-bit control" as found on sh7263: + * CMSTR 0xfffec000 16-bit + * CMCSR 0xfffec002 16-bit + * CMCNT 0xfffec004 16-bit + * CMCOR 0xfffec006 16-bit + * + * "32-bit counter and 16-bit control" as found on sh7372, sh73a0, r8a7740: + * CMSTR 0xffca0000 16-bit + * CMCSR 0xffca0060 16-bit + * CMCNT 0xffca0064 32-bit + * CMCOR 0xffca0068 32-bit + */ + +static unsigned long sh_cmt_read16(void __iomem *base, unsigned long offs) +{ +	return ioread16(base + (offs << 1)); +} + +static unsigned long sh_cmt_read32(void __iomem *base, unsigned long offs) +{ +	return ioread32(base + (offs << 2)); +} + +static void sh_cmt_write16(void __iomem *base, unsigned long offs, +			   unsigned long value) +{ +	iowrite16(value, base + (offs << 1)); +} + +static void sh_cmt_write32(void __iomem *base, unsigned long offs, +			   unsigned long value) +{ +	iowrite32(value, base + (offs << 2)); +} -#define CMSTR -1 /* shared register */  #define CMCSR 0 /* channel register */  #define CMCNT 1 /* channel register */  #define CMCOR 2 /* channel register */ -static inline unsigned long sh_cmt_read(struct sh_cmt_priv *p, int reg_nr) +static inline unsigned long sh_cmt_read_cmstr(struct sh_cmt_priv *p)  {  	struct sh_timer_config *cfg = p->pdev->dev.platform_data; -	void __iomem *base = p->mapbase; -	unsigned long offs; -	if (reg_nr == CMSTR) { -		offs = 0; -		base -= cfg->channel_offset; -	} else -		offs = reg_nr; +	return p->read_control(p->mapbase - cfg->channel_offset, 0); +} -	if (p->width == 16) -		offs <<= 1; -	else { -		offs <<= 2; -		if ((reg_nr == CMCNT) || (reg_nr == CMCOR)) -			return ioread32(base + offs); -	} +static inline unsigned long sh_cmt_read_cmcsr(struct sh_cmt_priv *p) +{ +	return p->read_control(p->mapbase, CMCSR); +} -	return ioread16(base + offs); +static inline unsigned long sh_cmt_read_cmcnt(struct sh_cmt_priv *p) +{ +	return p->read_count(p->mapbase, CMCNT);  } -static inline void sh_cmt_write(struct sh_cmt_priv *p, int reg_nr, -				unsigned long value) +static inline void sh_cmt_write_cmstr(struct sh_cmt_priv *p, +				      unsigned long value)  {  	struct sh_timer_config *cfg = p->pdev->dev.platform_data; -	void __iomem *base = p->mapbase; -	unsigned long offs; -	if (reg_nr == CMSTR) { -		offs = 0; -		base -= cfg->channel_offset; -	} else -		offs = reg_nr; +	p->write_control(p->mapbase - cfg->channel_offset, 0, value); +} -	if (p->width == 16) -		offs <<= 1; -	else { -		offs <<= 2; -		if ((reg_nr == CMCNT) || (reg_nr == CMCOR)) { -			iowrite32(value, base + offs); -			return; -		} -	} +static inline void sh_cmt_write_cmcsr(struct sh_cmt_priv *p, +				      unsigned long value) +{ +	p->write_control(p->mapbase, CMCSR, value); +} -	iowrite16(value, base + offs); +static inline void sh_cmt_write_cmcnt(struct sh_cmt_priv *p, +				      unsigned long value) +{ +	p->write_count(p->mapbase, CMCNT, value); +} + +static inline void sh_cmt_write_cmcor(struct sh_cmt_priv *p, +				      unsigned long value) +{ +	p->write_count(p->mapbase, CMCOR, value);  }  static unsigned long sh_cmt_get_counter(struct sh_cmt_priv *p, @@ -118,15 +156,15 @@ static unsigned long sh_cmt_get_counter(struct sh_cmt_priv *p,  	unsigned long v1, v2, v3;  	int o1, o2; -	o1 = sh_cmt_read(p, CMCSR) & p->overflow_bit; +	o1 = sh_cmt_read_cmcsr(p) & p->overflow_bit;  	/* Make sure the timer value is stable. Stolen from acpi_pm.c */  	do {  		o2 = o1; -		v1 = sh_cmt_read(p, CMCNT); -		v2 = sh_cmt_read(p, CMCNT); -		v3 = sh_cmt_read(p, CMCNT); -		o1 = sh_cmt_read(p, CMCSR) & p->overflow_bit; +		v1 = sh_cmt_read_cmcnt(p); +		v2 = sh_cmt_read_cmcnt(p); +		v3 = sh_cmt_read_cmcnt(p); +		o1 = sh_cmt_read_cmcsr(p) & p->overflow_bit;  	} while (unlikely((o1 != o2) || (v1 > v2 && v1 < v3)  			  || (v2 > v3 && v2 < v1) || (v3 > v1 && v3 < v2))); @@ -134,6 +172,7 @@ static unsigned long sh_cmt_get_counter(struct sh_cmt_priv *p,  	return v2;  } +static DEFINE_RAW_SPINLOCK(sh_cmt_lock);  static void sh_cmt_start_stop_ch(struct sh_cmt_priv *p, int start)  { @@ -142,14 +181,14 @@ static void sh_cmt_start_stop_ch(struct sh_cmt_priv *p, int start)  	/* start stop register shared by multiple timer channels */  	raw_spin_lock_irqsave(&sh_cmt_lock, flags); -	value = sh_cmt_read(p, CMSTR); +	value = sh_cmt_read_cmstr(p);  	if (start)  		value |= 1 << cfg->timer_bit;  	else  		value &= ~(1 << cfg->timer_bit); -	sh_cmt_write(p, CMSTR, value); +	sh_cmt_write_cmstr(p, value);  	raw_spin_unlock_irqrestore(&sh_cmt_lock, flags);  } @@ -173,14 +212,14 @@ static int sh_cmt_enable(struct sh_cmt_priv *p, unsigned long *rate)  	/* configure channel, periodic mode and maximum timeout */  	if (p->width == 16) {  		*rate = clk_get_rate(p->clk) / 512; -		sh_cmt_write(p, CMCSR, 0x43); +		sh_cmt_write_cmcsr(p, 0x43);  	} else {  		*rate = clk_get_rate(p->clk) / 8; -		sh_cmt_write(p, CMCSR, 0x01a4); +		sh_cmt_write_cmcsr(p, 0x01a4);  	} -	sh_cmt_write(p, CMCOR, 0xffffffff); -	sh_cmt_write(p, CMCNT, 0); +	sh_cmt_write_cmcor(p, 0xffffffff); +	sh_cmt_write_cmcnt(p, 0);  	/*  	 * According to the sh73a0 user's manual, as CMCNT can be operated @@ -194,12 +233,12 @@ static int sh_cmt_enable(struct sh_cmt_priv *p, unsigned long *rate)  	 * take RCLKx2 at maximum.  	 */  	for (k = 0; k < 100; k++) { -		if (!sh_cmt_read(p, CMCNT)) +		if (!sh_cmt_read_cmcnt(p))  			break;  		udelay(1);  	} -	if (sh_cmt_read(p, CMCNT)) { +	if (sh_cmt_read_cmcnt(p)) {  		dev_err(&p->pdev->dev, "cannot clear CMCNT\n");  		ret = -ETIMEDOUT;  		goto err1; @@ -222,7 +261,7 @@ static void sh_cmt_disable(struct sh_cmt_priv *p)  	sh_cmt_start_stop_ch(p, 0);  	/* disable interrupts in CMT block */ -	sh_cmt_write(p, CMCSR, 0); +	sh_cmt_write_cmcsr(p, 0);  	/* stop clock */  	clk_disable(p->clk); @@ -270,7 +309,7 @@ static void sh_cmt_clock_event_program_verify(struct sh_cmt_priv *p,  		if (new_match > p->max_match_value)  			new_match = p->max_match_value; -		sh_cmt_write(p, CMCOR, new_match); +		sh_cmt_write_cmcor(p, new_match);  		now = sh_cmt_get_counter(p, &has_wrapped);  		if (has_wrapped && (new_match > p->match_value)) { @@ -346,7 +385,7 @@ static irqreturn_t sh_cmt_interrupt(int irq, void *dev_id)  	struct sh_cmt_priv *p = dev_id;  	/* clear flags */ -	sh_cmt_write(p, CMCSR, sh_cmt_read(p, CMCSR) & p->clear_bits); +	sh_cmt_write_cmcsr(p, sh_cmt_read_cmcsr(p) & p->clear_bits);  	/* update clock source counter to begin with if enabled  	 * the wrap flag should be cleared by the timer specific @@ -625,14 +664,6 @@ static int sh_cmt_register(struct sh_cmt_priv *p, char *name,  			   unsigned long clockevent_rating,  			   unsigned long clocksource_rating)  { -	if (p->width == (sizeof(p->max_match_value) * 8)) -		p->max_match_value = ~0; -	else -		p->max_match_value = (1 << p->width) - 1; - -	p->match_value = p->max_match_value; -	raw_spin_lock_init(&p->lock); -  	if (clockevent_rating)  		sh_cmt_register_clockevent(p, name, clockevent_rating); @@ -657,8 +688,6 @@ static int sh_cmt_setup(struct sh_cmt_priv *p, struct platform_device *pdev)  		goto err0;  	} -	platform_set_drvdata(pdev, p); -  	res = platform_get_resource(p->pdev, IORESOURCE_MEM, 0);  	if (!res) {  		dev_err(&p->pdev->dev, "failed to get I/O memory\n"); @@ -693,32 +722,51 @@ static int sh_cmt_setup(struct sh_cmt_priv *p, struct platform_device *pdev)  		goto err1;  	} +	p->read_control = sh_cmt_read16; +	p->write_control = sh_cmt_write16; +  	if (resource_size(res) == 6) {  		p->width = 16; +		p->read_count = sh_cmt_read16; +		p->write_count = sh_cmt_write16;  		p->overflow_bit = 0x80;  		p->clear_bits = ~0x80;  	} else {  		p->width = 32; +		p->read_count = sh_cmt_read32; +		p->write_count = sh_cmt_write32;  		p->overflow_bit = 0x8000;  		p->clear_bits = ~0xc000;  	} +	if (p->width == (sizeof(p->max_match_value) * 8)) +		p->max_match_value = ~0; +	else +		p->max_match_value = (1 << p->width) - 1; + +	p->match_value = p->max_match_value; +	raw_spin_lock_init(&p->lock); +  	ret = sh_cmt_register(p, (char *)dev_name(&p->pdev->dev),  			      cfg->clockevent_rating,  			      cfg->clocksource_rating);  	if (ret) {  		dev_err(&p->pdev->dev, "registration failed\n"); -		goto err1; +		goto err2;  	}  	p->cs_enabled = false;  	ret = setup_irq(irq, &p->irqaction);  	if (ret) {  		dev_err(&p->pdev->dev, "failed to request irq %d\n", irq); -		goto err1; +		goto err2;  	} +	platform_set_drvdata(pdev, p); +  	return 0; +err2: +	clk_put(p->clk);  err1:  	iounmap(p->mapbase); @@ -751,7 +799,6 @@ static int sh_cmt_probe(struct platform_device *pdev)  	ret = sh_cmt_setup(p, pdev);  	if (ret) {  		kfree(p); -		platform_set_drvdata(pdev, NULL);  		pm_runtime_idle(&pdev->dev);  		return ret;  	} @@ -791,7 +838,7 @@ static void __exit sh_cmt_exit(void)  }  early_platform_init("earlytimer", &sh_cmt_device_driver); -module_init(sh_cmt_init); +subsys_initcall(sh_cmt_init);  module_exit(sh_cmt_exit);  MODULE_AUTHOR("Magnus Damm"); diff --git a/drivers/clocksource/sh_mtu2.c b/drivers/clocksource/sh_mtu2.c index 83943e27cfa..4aac9ee0d0c 100644 --- a/drivers/clocksource/sh_mtu2.c +++ b/drivers/clocksource/sh_mtu2.c @@ -386,7 +386,7 @@ static void __exit sh_mtu2_exit(void)  }  early_platform_init("earlytimer", &sh_mtu2_device_driver); -module_init(sh_mtu2_init); +subsys_initcall(sh_mtu2_init);  module_exit(sh_mtu2_exit);  MODULE_AUTHOR("Magnus Damm"); diff --git a/drivers/clocksource/sh_tmu.c b/drivers/clocksource/sh_tmu.c index b4502edce2a..78b8dae4962 100644 --- a/drivers/clocksource/sh_tmu.c +++ b/drivers/clocksource/sh_tmu.c @@ -549,7 +549,7 @@ static void __exit sh_tmu_exit(void)  }  early_platform_init("earlytimer", &sh_tmu_device_driver); -module_init(sh_tmu_init); +subsys_initcall(sh_tmu_init);  module_exit(sh_tmu_exit);  MODULE_AUTHOR("Magnus Damm"); diff --git a/drivers/clocksource/tegra20_timer.c b/drivers/clocksource/tegra20_timer.c index 0bde03feb09..2e4d8a666c3 100644 --- a/drivers/clocksource/tegra20_timer.c +++ b/drivers/clocksource/tegra20_timer.c @@ -154,29 +154,12 @@ static struct irqaction tegra_timer_irq = {  	.dev_id		= &tegra_clockevent,  }; -static const struct of_device_id timer_match[] __initconst = { -	{ .compatible = "nvidia,tegra20-timer" }, -	{} -}; - -static const struct of_device_id rtc_match[] __initconst = { -	{ .compatible = "nvidia,tegra20-rtc" }, -	{} -}; - -static void __init tegra20_init_timer(void) +static void __init tegra20_init_timer(struct device_node *np)  { -	struct device_node *np;  	struct clk *clk;  	unsigned long rate;  	int ret; -	np = of_find_matching_node(NULL, timer_match); -	if (!np) { -		pr_err("Failed to find timer DT node\n"); -		BUG(); -	} -  	timer_reg_base = of_iomap(np, 0);  	if (!timer_reg_base) {  		pr_err("Can't map timer registers\n"); @@ -200,30 +183,6 @@ static void __init tegra20_init_timer(void)  	of_node_put(np); -	np = of_find_matching_node(NULL, rtc_match); -	if (!np) { -		pr_err("Failed to find RTC DT node\n"); -		BUG(); -	} - -	rtc_base = of_iomap(np, 0); -	if (!rtc_base) { -		pr_err("Can't map RTC registers"); -		BUG(); -	} - -	/* -	 * rtc registers are used by read_persistent_clock, keep the rtc clock -	 * enabled -	 */ -	clk = clk_get_sys("rtc-tegra", NULL); -	if (IS_ERR(clk)) -		pr_warn("Unable to get rtc-tegra clock\n"); -	else -		clk_prepare_enable(clk); - -	of_node_put(np); -  	switch (rate) {  	case 12000000:  		timer_writel(0x000b, TIMERUS_USEC_CFG); @@ -259,12 +218,34 @@ static void __init tegra20_init_timer(void)  	tegra_clockevent.irq = tegra_timer_irq.irq;  	clockevents_config_and_register(&tegra_clockevent, 1000000,  					0x1, 0x1fffffff); -#ifdef CONFIG_HAVE_ARM_TWD -	twd_local_timer_of_register(); -#endif +} +CLOCKSOURCE_OF_DECLARE(tegra20_timer, "nvidia,tegra20-timer", tegra20_init_timer); + +static void __init tegra20_init_rtc(struct device_node *np) +{ +	struct clk *clk; + +	rtc_base = of_iomap(np, 0); +	if (!rtc_base) { +		pr_err("Can't map RTC registers"); +		BUG(); +	} + +	/* +	 * rtc registers are used by read_persistent_clock, keep the rtc clock +	 * enabled +	 */ +	clk = clk_get_sys("rtc-tegra", NULL); +	if (IS_ERR(clk)) +		pr_warn("Unable to get rtc-tegra clock\n"); +	else +		clk_prepare_enable(clk); + +	of_node_put(np); +  	register_persistent_clock(NULL, tegra_read_persistent_clock);  } -CLOCKSOURCE_OF_DECLARE(tegra20, "nvidia,tegra20-timer", tegra20_init_timer); +CLOCKSOURCE_OF_DECLARE(tegra20_rtc, "nvidia,tegra20-rtc", tegra20_init_rtc);  #ifdef CONFIG_PM  static u32 usec_config; diff --git a/drivers/clocksource/vt8500_timer.c b/drivers/clocksource/vt8500_timer.c index 8efc86b5b5d..64f553f04fa 100644 --- a/drivers/clocksource/vt8500_timer.c +++ b/drivers/clocksource/vt8500_timer.c @@ -129,22 +129,10 @@ static struct irqaction irq = {  	.dev_id  = &clockevent,  }; -static struct of_device_id vt8500_timer_ids[] = { -	{ .compatible = "via,vt8500-timer" }, -	{ } -}; - -static void __init vt8500_timer_init(void) +static void __init vt8500_timer_init(struct device_node *np)  { -	struct device_node *np;  	int timer_irq; -	np = of_find_matching_node(NULL, vt8500_timer_ids); -	if (!np) { -		pr_err("%s: Timer description missing from Device Tree\n", -								__func__); -		return; -	}  	regbase = of_iomap(np, 0);  	if (!regbase) {  		pr_err("%s: Missing iobase description in Device Tree\n", @@ -177,4 +165,4 @@ static void __init vt8500_timer_init(void)  					4, 0xf0000000);  } -CLOCKSOURCE_OF_DECLARE(vt8500, "via,vt8500-timer", vt8500_timer_init) +CLOCKSOURCE_OF_DECLARE(vt8500, "via,vt8500-timer", vt8500_timer_init); diff --git a/drivers/gpio/Kconfig b/drivers/gpio/Kconfig index 93aaadf99f2..b166e30b3bc 100644 --- a/drivers/gpio/Kconfig +++ b/drivers/gpio/Kconfig @@ -227,12 +227,6 @@ config GPIO_TS5500  	  blocks of the TS-5500: DIO1, DIO2 and the LCD port, and the TS-5600  	  LCD port. -config GPIO_VT8500 -	bool "VIA/Wondermedia SoC GPIO Support" -	depends on ARCH_VT8500 -	help -	  Say yes here to support the VT8500/WM8505/WM8650 GPIO controller. -  config GPIO_XILINX  	bool "Xilinx GPIO support"  	depends on PPC_OF || MICROBLAZE diff --git a/drivers/gpio/Makefile b/drivers/gpio/Makefile index 22e07bc9fcb..a274d7df3c8 100644 --- a/drivers/gpio/Makefile +++ b/drivers/gpio/Makefile @@ -80,7 +80,6 @@ obj-$(CONFIG_GPIO_TWL6040)	+= gpio-twl6040.o  obj-$(CONFIG_GPIO_UCB1400)	+= gpio-ucb1400.o  obj-$(CONFIG_GPIO_VIPERBOARD)	+= gpio-viperboard.o  obj-$(CONFIG_GPIO_VR41XX)	+= gpio-vr41xx.o -obj-$(CONFIG_GPIO_VT8500)	+= gpio-vt8500.o  obj-$(CONFIG_GPIO_VX855)	+= gpio-vx855.o  obj-$(CONFIG_GPIO_WM831X)	+= gpio-wm831x.o  obj-$(CONFIG_GPIO_WM8350)	+= gpio-wm8350.o diff --git a/drivers/gpio/gpio-samsung.c b/drivers/gpio/gpio-samsung.c index b3643ff007e..99e0fa49fcb 100644 --- a/drivers/gpio/gpio-samsung.c +++ b/drivers/gpio/gpio-samsung.c @@ -1122,8 +1122,12 @@ int samsung_gpiolib_to_irq(struct gpio_chip *chip, unsigned int offset)  #ifdef CONFIG_PLAT_S3C24XX  static int s3c24xx_gpiolib_fbank_to_irq(struct gpio_chip *chip, unsigned offset)  { -	if (offset < 4) -		return IRQ_EINT0 + offset; +	if (offset < 4) { +		if (soc_is_s3c2412()) +			return IRQ_EINT0_2412 + offset; +		else +			return IRQ_EINT0 + offset; +	}  	if (offset < 8)  		return IRQ_EINT4 + offset - 4; @@ -3024,6 +3028,7 @@ static __init int samsung_gpiolib_init(void)  	static const struct of_device_id exynos_pinctrl_ids[] = {  		{ .compatible = "samsung,exynos4210-pinctrl", },  		{ .compatible = "samsung,exynos4x12-pinctrl", }, +		{ .compatible = "samsung,exynos5250-pinctrl", },  		{ .compatible = "samsung,exynos5440-pinctrl", },  	};  	for_each_matching_node(pctrl_np, exynos_pinctrl_ids) diff --git a/drivers/gpio/gpio-vt8500.c b/drivers/gpio/gpio-vt8500.c deleted file mode 100644 index 81683ca35ac..00000000000 --- a/drivers/gpio/gpio-vt8500.c +++ /dev/null @@ -1,355 +0,0 @@ -/* drivers/gpio/gpio-vt8500.c - * - * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz> - * Based on arch/arm/mach-vt8500/gpio.c: - * - Copyright (C) 2010 Alexey Charkov <alchark@gmail.com> - * - * This software is licensed under the terms of the GNU General Public - * License version 2, as published by the Free Software Foundation, and - * may be copied, distributed, and modified under those terms. - * - * This program is distributed in the hope that it will be useful, - * but WITHOUT ANY WARRANTY; without even the implied warranty of - * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the - * GNU General Public License for more details. - * - */ - -#include <linux/module.h> -#include <linux/err.h> -#include <linux/io.h> -#include <linux/gpio.h> -#include <linux/platform_device.h> -#include <linux/bitops.h> -#include <linux/of.h> -#include <linux/of_address.h> -#include <linux/of_irq.h> -#include <linux/of_device.h> - -/* -	We handle GPIOs by bank, each bank containing up to 32 GPIOs covered -	by one set of registers (although not all may be valid). - -	Because different SoC's have different register offsets, we pass the -	register offsets as data in vt8500_gpio_dt_ids[]. - -	A value of NO_REG is used to indicate that this register is not -	supported. Only used for ->en at the moment. -*/ - -#define NO_REG	0xFFFF - -/* - * struct vt8500_gpio_bank_regoffsets - * @en: offset to enable register of the bank - * @dir: offset to direction register of the bank - * @data_out: offset to the data out register of the bank - * @data_in: offset to the data in register of the bank - * @ngpio: highest valid pin in this bank - */ - -struct vt8500_gpio_bank_regoffsets { -	unsigned int	en; -	unsigned int	dir; -	unsigned int	data_out; -	unsigned int	data_in; -	unsigned char	ngpio; -}; - -struct vt8500_gpio_data { -	unsigned int				num_banks; -	struct vt8500_gpio_bank_regoffsets	banks[]; -}; - -#define VT8500_BANK(__en, __dir, __out, __in, __ngpio)		\ -{								\ -	.en = __en,						\ -	.dir = __dir,						\ -	.data_out = __out,					\ -	.data_in = __in,					\ -	.ngpio = __ngpio,					\ -} - -static struct vt8500_gpio_data vt8500_data = { -	.num_banks	= 7, -	.banks	= { -		VT8500_BANK(NO_REG, 0x3C, 0x5C, 0x7C, 9), -		VT8500_BANK(0x00, 0x20, 0x40, 0x60, 26), -		VT8500_BANK(0x04, 0x24, 0x44, 0x64, 28), -		VT8500_BANK(0x08, 0x28, 0x48, 0x68, 31), -		VT8500_BANK(0x0C, 0x2C, 0x4C, 0x6C, 19), -		VT8500_BANK(0x10, 0x30, 0x50, 0x70, 19), -		VT8500_BANK(0x14, 0x34, 0x54, 0x74, 23), -	}, -}; - -static struct vt8500_gpio_data wm8505_data = { -	.num_banks	= 10, -	.banks	= { -		VT8500_BANK(0x64, 0x8C, 0xB4, 0xDC, 22), -		VT8500_BANK(0x40, 0x68, 0x90, 0xB8, 8), -		VT8500_BANK(0x44, 0x6C, 0x94, 0xBC, 32), -		VT8500_BANK(0x48, 0x70, 0x98, 0xC0, 6), -		VT8500_BANK(0x4C, 0x74, 0x9C, 0xC4, 16), -		VT8500_BANK(0x50, 0x78, 0xA0, 0xC8, 25), -		VT8500_BANK(0x54, 0x7C, 0xA4, 0xCC, 5), -		VT8500_BANK(0x58, 0x80, 0xA8, 0xD0, 5), -		VT8500_BANK(0x5C, 0x84, 0xAC, 0xD4, 12), -		VT8500_BANK(0x60, 0x88, 0xB0, 0xD8, 16), -		VT8500_BANK(0x500, 0x504, 0x508, 0x50C, 6), -	}, -}; - -/* - * No information about which bits are valid so we just make - * them all available until its figured out. - */ -static struct vt8500_gpio_data wm8650_data = { -	.num_banks	= 9, -	.banks	= { -		VT8500_BANK(0x40, 0x80, 0xC0, 0x00, 32), -		VT8500_BANK(0x44, 0x84, 0xC4, 0x04, 32), -		VT8500_BANK(0x48, 0x88, 0xC8, 0x08, 32), -		VT8500_BANK(0x4C, 0x8C, 0xCC, 0x0C, 32), -		VT8500_BANK(0x50, 0x90, 0xD0, 0x10, 32), -		VT8500_BANK(0x54, 0x94, 0xD4, 0x14, 32), -		VT8500_BANK(0x58, 0x98, 0xD8, 0x18, 32), -		VT8500_BANK(0x5C, 0x9C, 0xDC, 0x1C, 32), -		VT8500_BANK(0x7C, 0xBC, 0xFC, 0x3C, 32), -		VT8500_BANK(0x500, 0x504, 0x508, 0x50C, 6), -	}, -}; - -struct vt8500_gpio_chip { -	struct gpio_chip		chip; - -	const struct vt8500_gpio_bank_regoffsets *regs; -	void __iomem	*base; -}; - -struct vt8500_data { -	struct vt8500_gpio_chip *chip; -	void __iomem *iobase; -	int num_banks; -}; - - -#define to_vt8500(__chip) container_of(__chip, struct vt8500_gpio_chip, chip) - -static int vt8500_gpio_request(struct gpio_chip *chip, unsigned offset) -{ -	u32 val; -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); - -	if (vt8500_chip->regs->en == NO_REG) -		return 0; - -	val = readl_relaxed(vt8500_chip->base + vt8500_chip->regs->en); -	val |= BIT(offset); -	writel_relaxed(val, vt8500_chip->base + vt8500_chip->regs->en); - -	return 0; -} - -static void vt8500_gpio_free(struct gpio_chip *chip, unsigned offset) -{ -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); -	u32 val; - -	if (vt8500_chip->regs->en == NO_REG) -		return; - -	val = readl_relaxed(vt8500_chip->base + vt8500_chip->regs->en); -	val &= ~BIT(offset); -	writel_relaxed(val, vt8500_chip->base + vt8500_chip->regs->en); -} - -static int vt8500_gpio_direction_input(struct gpio_chip *chip, unsigned offset) -{ -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); - -	u32 val = readl_relaxed(vt8500_chip->base + vt8500_chip->regs->dir); -	val &= ~BIT(offset); -	writel_relaxed(val, vt8500_chip->base + vt8500_chip->regs->dir); - -	return 0; -} - -static int vt8500_gpio_direction_output(struct gpio_chip *chip, unsigned offset, -								int value) -{ -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); - -	u32 val = readl_relaxed(vt8500_chip->base + vt8500_chip->regs->dir); -	val |= BIT(offset); -	writel_relaxed(val, vt8500_chip->base + vt8500_chip->regs->dir); - -	if (value) { -		val = readl_relaxed(vt8500_chip->base + -						vt8500_chip->regs->data_out); -		val |= BIT(offset); -		writel_relaxed(val, vt8500_chip->base + -						vt8500_chip->regs->data_out); -	} -	return 0; -} - -static int vt8500_gpio_get_value(struct gpio_chip *chip, unsigned offset) -{ -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); - -	return (readl_relaxed(vt8500_chip->base + vt8500_chip->regs->data_in) >> -								offset) & 1; -} - -static void vt8500_gpio_set_value(struct gpio_chip *chip, unsigned offset, -								int value) -{ -	struct vt8500_gpio_chip *vt8500_chip = to_vt8500(chip); - -	u32 val = readl_relaxed(vt8500_chip->base + -						vt8500_chip->regs->data_out); -	if (value) -		val |= BIT(offset); -	else -		val &= ~BIT(offset); - -	writel_relaxed(val, vt8500_chip->base + vt8500_chip->regs->data_out); -} - -static int vt8500_of_xlate(struct gpio_chip *gc, -			    const struct of_phandle_args *gpiospec, u32 *flags) -{ -	/* bank if specificed in gpiospec->args[0] */ -	if (flags) -		*flags = gpiospec->args[2]; - -	return gpiospec->args[1]; -} - -static int vt8500_add_chips(struct platform_device *pdev, void __iomem *base, -				const struct vt8500_gpio_data *data) -{ -	struct vt8500_data *priv; -	struct vt8500_gpio_chip *vtchip; -	struct gpio_chip *chip; -	int i; -	int pin_cnt = 0; - -	priv = devm_kzalloc(&pdev->dev, sizeof(struct vt8500_data), GFP_KERNEL); -	if (!priv) { -		dev_err(&pdev->dev, "failed to allocate memory\n"); -		return -ENOMEM; -	} - -	priv->chip = devm_kzalloc(&pdev->dev, -			sizeof(struct vt8500_gpio_chip) * data->num_banks, -			GFP_KERNEL); -	if (!priv->chip) { -		dev_err(&pdev->dev, "failed to allocate chip memory\n"); -		return -ENOMEM; -	} - -	priv->iobase = base; -	priv->num_banks = data->num_banks; -	platform_set_drvdata(pdev, priv); - -	vtchip = priv->chip; - -	for (i = 0; i < data->num_banks; i++) { -		vtchip[i].base = base; -		vtchip[i].regs = &data->banks[i]; - -		chip = &vtchip[i].chip; - -		chip->of_xlate = vt8500_of_xlate; -		chip->of_gpio_n_cells = 3; -		chip->of_node = pdev->dev.of_node; - -		chip->request = vt8500_gpio_request; -		chip->free = vt8500_gpio_free; -		chip->direction_input = vt8500_gpio_direction_input; -		chip->direction_output = vt8500_gpio_direction_output; -		chip->get = vt8500_gpio_get_value; -		chip->set = vt8500_gpio_set_value; -		chip->can_sleep = 0; -		chip->base = pin_cnt; -		chip->ngpio = data->banks[i].ngpio; - -		pin_cnt += data->banks[i].ngpio; - -		gpiochip_add(chip); -	} -	return 0; -} - -static struct of_device_id vt8500_gpio_dt_ids[] = { -	{ .compatible = "via,vt8500-gpio", .data = &vt8500_data, }, -	{ .compatible = "wm,wm8505-gpio", .data = &wm8505_data, }, -	{ .compatible = "wm,wm8650-gpio", .data = &wm8650_data, }, -	{ /* Sentinel */ }, -}; - -static int vt8500_gpio_probe(struct platform_device *pdev) -{ -	int ret; -	void __iomem *gpio_base; -	struct resource *res; -	const struct of_device_id *of_id = -				of_match_device(vt8500_gpio_dt_ids, &pdev->dev); - -	if (!of_id) { -		dev_err(&pdev->dev, "No matching driver data\n"); -		return -ENODEV; -	} - -	res = platform_get_resource(pdev, IORESOURCE_MEM, 0); -	if (!res) { -		dev_err(&pdev->dev, "Unable to get IO resource\n"); -		return -ENODEV; -	} - -	gpio_base = devm_request_and_ioremap(&pdev->dev, res); -	if (!gpio_base) { -		dev_err(&pdev->dev, "Unable to map GPIO registers\n"); -		return -ENOMEM; -	} - -	ret = vt8500_add_chips(pdev, gpio_base, of_id->data); - -	return ret; -} - -static int vt8500_gpio_remove(struct platform_device *pdev) -{ -	int i; -	int ret; -	struct vt8500_data *priv = platform_get_drvdata(pdev); -	struct vt8500_gpio_chip *vtchip = priv->chip; - -	for (i = 0; i < priv->num_banks; i++) { -		ret = gpiochip_remove(&vtchip[i].chip); -		if (ret) -			dev_warn(&pdev->dev, "gpiochip_remove returned %d\n", -				 ret); -	} - -	return 0; -} - -static struct platform_driver vt8500_gpio_driver = { -	.probe		= vt8500_gpio_probe, -	.remove		= vt8500_gpio_remove, -	.driver		= { -		.name	= "vt8500-gpio", -		.owner	= THIS_MODULE, -		.of_match_table = vt8500_gpio_dt_ids, -	}, -}; - -module_platform_driver(vt8500_gpio_driver); - -MODULE_DESCRIPTION("VT8500 GPIO Driver"); -MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); -MODULE_LICENSE("GPL v2"); -MODULE_DEVICE_TABLE(of, vt8500_gpio_dt_ids); diff --git a/drivers/irqchip/Kconfig b/drivers/irqchip/Kconfig index a350969e5ef..4a33351c25d 100644 --- a/drivers/irqchip/Kconfig +++ b/drivers/irqchip/Kconfig @@ -25,6 +25,14 @@ config ARM_VIC_NR  	  The maximum number of VICs available in the system, for  	  power management. +config RENESAS_INTC_IRQPIN +	bool +	select IRQ_DOMAIN + +config RENESAS_IRQC +	bool +	select IRQ_DOMAIN +  config VERSATILE_FPGA_IRQ  	bool  	select IRQ_DOMAIN diff --git a/drivers/irqchip/Makefile b/drivers/irqchip/Makefile index 98e3b87bdf1..e41ceb9bec2 100644 --- a/drivers/irqchip/Makefile +++ b/drivers/irqchip/Makefile @@ -8,4 +8,6 @@ obj-$(CONFIG_ARCH_SUNXI)		+= irq-sunxi.o  obj-$(CONFIG_ARCH_SPEAR3XX)		+= spear-shirq.o  obj-$(CONFIG_ARM_GIC)			+= irq-gic.o  obj-$(CONFIG_ARM_VIC)			+= irq-vic.o +obj-$(CONFIG_RENESAS_INTC_IRQPIN)	+= irq-renesas-intc-irqpin.o +obj-$(CONFIG_RENESAS_IRQC)		+= irq-renesas-irqc.o  obj-$(CONFIG_VERSATILE_FPGA_IRQ)	+= irq-versatile-fpga.o diff --git a/drivers/irqchip/irq-renesas-intc-irqpin.c b/drivers/irqchip/irq-renesas-intc-irqpin.c new file mode 100644 index 00000000000..5a68e5accec --- /dev/null +++ b/drivers/irqchip/irq-renesas-intc-irqpin.c @@ -0,0 +1,547 @@ +/* + * Renesas INTC External IRQ Pin Driver + * + *  Copyright (C) 2013 Magnus Damm + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA + */ + +#include <linux/init.h> +#include <linux/platform_device.h> +#include <linux/spinlock.h> +#include <linux/interrupt.h> +#include <linux/ioport.h> +#include <linux/io.h> +#include <linux/irq.h> +#include <linux/irqdomain.h> +#include <linux/err.h> +#include <linux/slab.h> +#include <linux/module.h> +#include <linux/platform_data/irq-renesas-intc-irqpin.h> + +#define INTC_IRQPIN_MAX 8 /* maximum 8 interrupts per driver instance */ + +#define INTC_IRQPIN_REG_SENSE 0 /* ICRn */ +#define INTC_IRQPIN_REG_PRIO 1 /* INTPRInn */ +#define INTC_IRQPIN_REG_SOURCE 2 /* INTREQnn */ +#define INTC_IRQPIN_REG_MASK 3 /* INTMSKnn */ +#define INTC_IRQPIN_REG_CLEAR 4 /* INTMSKCLRnn */ +#define INTC_IRQPIN_REG_NR 5 + +/* INTC external IRQ PIN hardware register access: + * + * SENSE is read-write 32-bit with 2-bits or 4-bits per IRQ (*) + * PRIO is read-write 32-bit with 4-bits per IRQ (**) + * SOURCE is read-only 32-bit or 8-bit with 1-bit per IRQ (***) + * MASK is write-only 32-bit or 8-bit with 1-bit per IRQ (***) + * CLEAR is write-only 32-bit or 8-bit with 1-bit per IRQ (***) + * + * (*) May be accessed by more than one driver instance - lock needed + * (**) Read-modify-write access by one driver instance - lock needed + * (***) Accessed by one driver instance only - no locking needed + */ + +struct intc_irqpin_iomem { +	void __iomem *iomem; +	unsigned long (*read)(void __iomem *iomem); +	void (*write)(void __iomem *iomem, unsigned long data); +	int width; +}; + +struct intc_irqpin_irq { +	int hw_irq; +	int requested_irq; +	int domain_irq; +	struct intc_irqpin_priv *p; +}; + +struct intc_irqpin_priv { +	struct intc_irqpin_iomem iomem[INTC_IRQPIN_REG_NR]; +	struct intc_irqpin_irq irq[INTC_IRQPIN_MAX]; +	struct renesas_intc_irqpin_config config; +	unsigned int number_of_irqs; +	struct platform_device *pdev; +	struct irq_chip irq_chip; +	struct irq_domain *irq_domain; +	bool shared_irqs; +	u8 shared_irq_mask; +}; + +static unsigned long intc_irqpin_read32(void __iomem *iomem) +{ +	return ioread32(iomem); +} + +static unsigned long intc_irqpin_read8(void __iomem *iomem) +{ +	return ioread8(iomem); +} + +static void intc_irqpin_write32(void __iomem *iomem, unsigned long data) +{ +	iowrite32(data, iomem); +} + +static void intc_irqpin_write8(void __iomem *iomem, unsigned long data) +{ +	iowrite8(data, iomem); +} + +static inline unsigned long intc_irqpin_read(struct intc_irqpin_priv *p, +					     int reg) +{ +	struct intc_irqpin_iomem *i = &p->iomem[reg]; + +	return i->read(i->iomem); +} + +static inline void intc_irqpin_write(struct intc_irqpin_priv *p, +				     int reg, unsigned long data) +{ +	struct intc_irqpin_iomem *i = &p->iomem[reg]; + +	i->write(i->iomem, data); +} + +static inline unsigned long intc_irqpin_hwirq_mask(struct intc_irqpin_priv *p, +						   int reg, int hw_irq) +{ +	return BIT((p->iomem[reg].width - 1) - hw_irq); +} + +static inline void intc_irqpin_irq_write_hwirq(struct intc_irqpin_priv *p, +					       int reg, int hw_irq) +{ +	intc_irqpin_write(p, reg, intc_irqpin_hwirq_mask(p, reg, hw_irq)); +} + +static DEFINE_RAW_SPINLOCK(intc_irqpin_lock); /* only used by slow path */ + +static void intc_irqpin_read_modify_write(struct intc_irqpin_priv *p, +					  int reg, int shift, +					  int width, int value) +{ +	unsigned long flags; +	unsigned long tmp; + +	raw_spin_lock_irqsave(&intc_irqpin_lock, flags); + +	tmp = intc_irqpin_read(p, reg); +	tmp &= ~(((1 << width) - 1) << shift); +	tmp |= value << shift; +	intc_irqpin_write(p, reg, tmp); + +	raw_spin_unlock_irqrestore(&intc_irqpin_lock, flags); +} + +static void intc_irqpin_mask_unmask_prio(struct intc_irqpin_priv *p, +					 int irq, int do_mask) +{ +	int bitfield_width = 4; /* PRIO assumed to have fixed bitfield width */ +	int shift = (7 - irq) * bitfield_width; /* PRIO assumed to be 32-bit */ + +	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_PRIO, +				      shift, bitfield_width, +				      do_mask ? 0 : (1 << bitfield_width) - 1); +} + +static int intc_irqpin_set_sense(struct intc_irqpin_priv *p, int irq, int value) +{ +	int bitfield_width = p->config.sense_bitfield_width; +	int shift = (7 - irq) * bitfield_width; /* SENSE assumed to be 32-bit */ + +	dev_dbg(&p->pdev->dev, "sense irq = %d, mode = %d\n", irq, value); + +	if (value >= (1 << bitfield_width)) +		return -EINVAL; + +	intc_irqpin_read_modify_write(p, INTC_IRQPIN_REG_SENSE, shift, +				      bitfield_width, value); +	return 0; +} + +static void intc_irqpin_dbg(struct intc_irqpin_irq *i, char *str) +{ +	dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n", +		str, i->requested_irq, i->hw_irq, i->domain_irq); +} + +static void intc_irqpin_irq_enable(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	intc_irqpin_dbg(&p->irq[hw_irq], "enable"); +	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq); +} + +static void intc_irqpin_irq_disable(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	intc_irqpin_dbg(&p->irq[hw_irq], "disable"); +	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq); +} + +static void intc_irqpin_shared_irq_enable(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	intc_irqpin_dbg(&p->irq[hw_irq], "shared enable"); +	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_CLEAR, hw_irq); + +	p->shared_irq_mask &= ~BIT(hw_irq); +} + +static void intc_irqpin_shared_irq_disable(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	intc_irqpin_dbg(&p->irq[hw_irq], "shared disable"); +	intc_irqpin_irq_write_hwirq(p, INTC_IRQPIN_REG_MASK, hw_irq); + +	p->shared_irq_mask |= BIT(hw_irq); +} + +static void intc_irqpin_irq_enable_force(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int irq = p->irq[irqd_to_hwirq(d)].requested_irq; + +	intc_irqpin_irq_enable(d); + +	/* enable interrupt through parent interrupt controller, +	 * assumes non-shared interrupt with 1:1 mapping +	 * needed for busted IRQs on some SoCs like sh73a0 +	 */ +	irq_get_chip(irq)->irq_unmask(irq_get_irq_data(irq)); +} + +static void intc_irqpin_irq_disable_force(struct irq_data *d) +{ +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); +	int irq = p->irq[irqd_to_hwirq(d)].requested_irq; + +	/* disable interrupt through parent interrupt controller, +	 * assumes non-shared interrupt with 1:1 mapping +	 * needed for busted IRQs on some SoCs like sh73a0 +	 */ +	irq_get_chip(irq)->irq_mask(irq_get_irq_data(irq)); +	intc_irqpin_irq_disable(d); +} + +#define INTC_IRQ_SENSE_VALID 0x10 +#define INTC_IRQ_SENSE(x) (x + INTC_IRQ_SENSE_VALID) + +static unsigned char intc_irqpin_sense[IRQ_TYPE_SENSE_MASK + 1] = { +	[IRQ_TYPE_EDGE_FALLING] = INTC_IRQ_SENSE(0x00), +	[IRQ_TYPE_EDGE_RISING] = INTC_IRQ_SENSE(0x01), +	[IRQ_TYPE_LEVEL_LOW] = INTC_IRQ_SENSE(0x02), +	[IRQ_TYPE_LEVEL_HIGH] = INTC_IRQ_SENSE(0x03), +	[IRQ_TYPE_EDGE_BOTH] = INTC_IRQ_SENSE(0x04), +}; + +static int intc_irqpin_irq_set_type(struct irq_data *d, unsigned int type) +{ +	unsigned char value = intc_irqpin_sense[type & IRQ_TYPE_SENSE_MASK]; +	struct intc_irqpin_priv *p = irq_data_get_irq_chip_data(d); + +	if (!(value & INTC_IRQ_SENSE_VALID)) +		return -EINVAL; + +	return intc_irqpin_set_sense(p, irqd_to_hwirq(d), +				     value ^ INTC_IRQ_SENSE_VALID); +} + +static irqreturn_t intc_irqpin_irq_handler(int irq, void *dev_id) +{ +	struct intc_irqpin_irq *i = dev_id; +	struct intc_irqpin_priv *p = i->p; +	unsigned long bit; + +	intc_irqpin_dbg(i, "demux1"); +	bit = intc_irqpin_hwirq_mask(p, INTC_IRQPIN_REG_SOURCE, i->hw_irq); + +	if (intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE) & bit) { +		intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, ~bit); +		intc_irqpin_dbg(i, "demux2"); +		generic_handle_irq(i->domain_irq); +		return IRQ_HANDLED; +	} +	return IRQ_NONE; +} + +static irqreturn_t intc_irqpin_shared_irq_handler(int irq, void *dev_id) +{ +	struct intc_irqpin_priv *p = dev_id; +	unsigned int reg_source = intc_irqpin_read(p, INTC_IRQPIN_REG_SOURCE); +	irqreturn_t status = IRQ_NONE; +	int k; + +	for (k = 0; k < 8; k++) { +		if (reg_source & BIT(7 - k)) { +			if (BIT(k) & p->shared_irq_mask) +				continue; + +			status |= intc_irqpin_irq_handler(irq, &p->irq[k]); +		} +	} + +	return status; +} + +static int intc_irqpin_irq_domain_map(struct irq_domain *h, unsigned int virq, +				      irq_hw_number_t hw) +{ +	struct intc_irqpin_priv *p = h->host_data; + +	p->irq[hw].domain_irq = virq; +	p->irq[hw].hw_irq = hw; + +	intc_irqpin_dbg(&p->irq[hw], "map"); +	irq_set_chip_data(virq, h->host_data); +	irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq); +	set_irq_flags(virq, IRQF_VALID); /* kill me now */ +	return 0; +} + +static struct irq_domain_ops intc_irqpin_irq_domain_ops = { +	.map	= intc_irqpin_irq_domain_map, +	.xlate  = irq_domain_xlate_twocell, +}; + +static int intc_irqpin_probe(struct platform_device *pdev) +{ +	struct renesas_intc_irqpin_config *pdata = pdev->dev.platform_data; +	struct intc_irqpin_priv *p; +	struct intc_irqpin_iomem *i; +	struct resource *io[INTC_IRQPIN_REG_NR]; +	struct resource *irq; +	struct irq_chip *irq_chip; +	void (*enable_fn)(struct irq_data *d); +	void (*disable_fn)(struct irq_data *d); +	const char *name = dev_name(&pdev->dev); +	int ref_irq; +	int ret; +	int k; + +	p = devm_kzalloc(&pdev->dev, sizeof(*p), GFP_KERNEL); +	if (!p) { +		dev_err(&pdev->dev, "failed to allocate driver data\n"); +		ret = -ENOMEM; +		goto err0; +	} + +	/* deal with driver instance configuration */ +	if (pdata) +		memcpy(&p->config, pdata, sizeof(*pdata)); +	if (!p->config.sense_bitfield_width) +		p->config.sense_bitfield_width = 4; /* default to 4 bits */ + +	p->pdev = pdev; +	platform_set_drvdata(pdev, p); + +	/* get hold of manadatory IOMEM */ +	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) { +		io[k] = platform_get_resource(pdev, IORESOURCE_MEM, k); +		if (!io[k]) { +			dev_err(&pdev->dev, "not enough IOMEM resources\n"); +			ret = -EINVAL; +			goto err0; +		} +	} + +	/* allow any number of IRQs between 1 and INTC_IRQPIN_MAX */ +	for (k = 0; k < INTC_IRQPIN_MAX; k++) { +		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k); +		if (!irq) +			break; + +		p->irq[k].p = p; +		p->irq[k].requested_irq = irq->start; +	} + +	p->number_of_irqs = k; +	if (p->number_of_irqs < 1) { +		dev_err(&pdev->dev, "not enough IRQ resources\n"); +		ret = -EINVAL; +		goto err0; +	} + +	/* ioremap IOMEM and setup read/write callbacks */ +	for (k = 0; k < INTC_IRQPIN_REG_NR; k++) { +		i = &p->iomem[k]; + +		switch (resource_size(io[k])) { +		case 1: +			i->width = 8; +			i->read = intc_irqpin_read8; +			i->write = intc_irqpin_write8; +			break; +		case 4: +			i->width = 32; +			i->read = intc_irqpin_read32; +			i->write = intc_irqpin_write32; +			break; +		default: +			dev_err(&pdev->dev, "IOMEM size mismatch\n"); +			ret = -EINVAL; +			goto err0; +		} + +		i->iomem = devm_ioremap_nocache(&pdev->dev, io[k]->start, +						resource_size(io[k])); +		if (!i->iomem) { +			dev_err(&pdev->dev, "failed to remap IOMEM\n"); +			ret = -ENXIO; +			goto err0; +		} +	} + +	/* mask all interrupts using priority */ +	for (k = 0; k < p->number_of_irqs; k++) +		intc_irqpin_mask_unmask_prio(p, k, 1); + +	/* clear all pending interrupts */ +	intc_irqpin_write(p, INTC_IRQPIN_REG_SOURCE, 0x0); + +	/* scan for shared interrupt lines */ +	ref_irq = p->irq[0].requested_irq; +	p->shared_irqs = true; +	for (k = 1; k < p->number_of_irqs; k++) { +		if (ref_irq != p->irq[k].requested_irq) { +			p->shared_irqs = false; +			break; +		} +	} + +	/* use more severe masking method if requested */ +	if (p->config.control_parent) { +		enable_fn = intc_irqpin_irq_enable_force; +		disable_fn = intc_irqpin_irq_disable_force; +	} else if (!p->shared_irqs) { +		enable_fn = intc_irqpin_irq_enable; +		disable_fn = intc_irqpin_irq_disable; +	} else { +		enable_fn = intc_irqpin_shared_irq_enable; +		disable_fn = intc_irqpin_shared_irq_disable; +	} + +	irq_chip = &p->irq_chip; +	irq_chip->name = name; +	irq_chip->irq_mask = disable_fn; +	irq_chip->irq_unmask = enable_fn; +	irq_chip->irq_enable = enable_fn; +	irq_chip->irq_disable = disable_fn; +	irq_chip->irq_set_type = intc_irqpin_irq_set_type; +	irq_chip->flags	= IRQCHIP_SKIP_SET_WAKE; + +	p->irq_domain = irq_domain_add_simple(pdev->dev.of_node, +					      p->number_of_irqs, +					      p->config.irq_base, +					      &intc_irqpin_irq_domain_ops, p); +	if (!p->irq_domain) { +		ret = -ENXIO; +		dev_err(&pdev->dev, "cannot initialize irq domain\n"); +		goto err0; +	} + +	if (p->shared_irqs) { +		/* request one shared interrupt */ +		if (devm_request_irq(&pdev->dev, p->irq[0].requested_irq, +				intc_irqpin_shared_irq_handler, +				IRQF_SHARED, name, p)) { +			dev_err(&pdev->dev, "failed to request low IRQ\n"); +			ret = -ENOENT; +			goto err1; +		} +	} else { +		/* request interrupts one by one */ +		for (k = 0; k < p->number_of_irqs; k++) { +			if (devm_request_irq(&pdev->dev, +					p->irq[k].requested_irq, +					intc_irqpin_irq_handler, +					0, name, &p->irq[k])) { +				dev_err(&pdev->dev, +					"failed to request low IRQ\n"); +				ret = -ENOENT; +				goto err1; +			} +		} +	} + +	/* unmask all interrupts on prio level */ +	for (k = 0; k < p->number_of_irqs; k++) +		intc_irqpin_mask_unmask_prio(p, k, 0); + +	dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs); + +	/* warn in case of mismatch if irq base is specified */ +	if (p->config.irq_base) { +		if (p->config.irq_base != p->irq[0].domain_irq) +			dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n", +				 p->config.irq_base, p->irq[0].domain_irq); +	} + +	return 0; + +err1: +	irq_domain_remove(p->irq_domain); +err0: +	return ret; +} + +static int intc_irqpin_remove(struct platform_device *pdev) +{ +	struct intc_irqpin_priv *p = platform_get_drvdata(pdev); + +	irq_domain_remove(p->irq_domain); + +	return 0; +} + +static const struct of_device_id intc_irqpin_dt_ids[] = { +	{ .compatible = "renesas,intc-irqpin", }, +	{}, +}; +MODULE_DEVICE_TABLE(of, intc_irqpin_dt_ids); + +static struct platform_driver intc_irqpin_device_driver = { +	.probe		= intc_irqpin_probe, +	.remove		= intc_irqpin_remove, +	.driver		= { +		.name	= "renesas_intc_irqpin", +		.of_match_table = intc_irqpin_dt_ids, +		.owner  = THIS_MODULE, +	} +}; + +static int __init intc_irqpin_init(void) +{ +	return platform_driver_register(&intc_irqpin_device_driver); +} +postcore_initcall(intc_irqpin_init); + +static void __exit intc_irqpin_exit(void) +{ +	platform_driver_unregister(&intc_irqpin_device_driver); +} +module_exit(intc_irqpin_exit); + +MODULE_AUTHOR("Magnus Damm"); +MODULE_DESCRIPTION("Renesas INTC External IRQ Pin Driver"); +MODULE_LICENSE("GPL v2"); diff --git a/drivers/irqchip/irq-renesas-irqc.c b/drivers/irqchip/irq-renesas-irqc.c new file mode 100644 index 00000000000..927bff373aa --- /dev/null +++ b/drivers/irqchip/irq-renesas-irqc.c @@ -0,0 +1,307 @@ +/* + * Renesas IRQC Driver + * + *  Copyright (C) 2013 Magnus Damm + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA + */ + +#include <linux/init.h> +#include <linux/platform_device.h> +#include <linux/spinlock.h> +#include <linux/interrupt.h> +#include <linux/ioport.h> +#include <linux/io.h> +#include <linux/irq.h> +#include <linux/irqdomain.h> +#include <linux/err.h> +#include <linux/slab.h> +#include <linux/module.h> +#include <linux/platform_data/irq-renesas-irqc.h> + +#define IRQC_IRQ_MAX 32 /* maximum 32 interrupts per driver instance */ + +#define IRQC_REQ_STS 0x00 +#define IRQC_EN_STS 0x04 +#define IRQC_EN_SET 0x08 +#define IRQC_INT_CPU_BASE(n) (0x000 + ((n) * 0x10)) +#define DETECT_STATUS 0x100 +#define IRQC_CONFIG(n) (0x180 + ((n) * 0x04)) + +struct irqc_irq { +	int hw_irq; +	int requested_irq; +	int domain_irq; +	struct irqc_priv *p; +}; + +struct irqc_priv { +	void __iomem *iomem; +	void __iomem *cpu_int_base; +	struct irqc_irq irq[IRQC_IRQ_MAX]; +	struct renesas_irqc_config config; +	unsigned int number_of_irqs; +	struct platform_device *pdev; +	struct irq_chip irq_chip; +	struct irq_domain *irq_domain; +}; + +static void irqc_dbg(struct irqc_irq *i, char *str) +{ +	dev_dbg(&i->p->pdev->dev, "%s (%d:%d:%d)\n", +		str, i->requested_irq, i->hw_irq, i->domain_irq); +} + +static void irqc_irq_enable(struct irq_data *d) +{ +	struct irqc_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	irqc_dbg(&p->irq[hw_irq], "enable"); +	iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_SET); +} + +static void irqc_irq_disable(struct irq_data *d) +{ +	struct irqc_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); + +	irqc_dbg(&p->irq[hw_irq], "disable"); +	iowrite32(BIT(hw_irq), p->cpu_int_base + IRQC_EN_STS); +} + +#define INTC_IRQ_SENSE_VALID 0x10 +#define INTC_IRQ_SENSE(x) (x + INTC_IRQ_SENSE_VALID) + +static unsigned char irqc_sense[IRQ_TYPE_SENSE_MASK + 1] = { +	[IRQ_TYPE_LEVEL_LOW] = INTC_IRQ_SENSE(0x01), +	[IRQ_TYPE_LEVEL_HIGH] = INTC_IRQ_SENSE(0x02), +	[IRQ_TYPE_EDGE_FALLING] = INTC_IRQ_SENSE(0x04), /* Synchronous */ +	[IRQ_TYPE_EDGE_RISING] = INTC_IRQ_SENSE(0x08), /* Synchronous */ +	[IRQ_TYPE_EDGE_BOTH] = INTC_IRQ_SENSE(0x0c),  /* Synchronous */ +}; + +static int irqc_irq_set_type(struct irq_data *d, unsigned int type) +{ +	struct irqc_priv *p = irq_data_get_irq_chip_data(d); +	int hw_irq = irqd_to_hwirq(d); +	unsigned char value = irqc_sense[type & IRQ_TYPE_SENSE_MASK]; +	unsigned long tmp; + +	irqc_dbg(&p->irq[hw_irq], "sense"); + +	if (!(value & INTC_IRQ_SENSE_VALID)) +		return -EINVAL; + +	tmp = ioread32(p->iomem + IRQC_CONFIG(hw_irq)); +	tmp &= ~0x3f; +	tmp |= value ^ INTC_IRQ_SENSE_VALID; +	iowrite32(tmp, p->iomem + IRQC_CONFIG(hw_irq)); +	return 0; +} + +static irqreturn_t irqc_irq_handler(int irq, void *dev_id) +{ +	struct irqc_irq *i = dev_id; +	struct irqc_priv *p = i->p; +	unsigned long bit = BIT(i->hw_irq); + +	irqc_dbg(i, "demux1"); + +	if (ioread32(p->iomem + DETECT_STATUS) & bit) { +		iowrite32(bit, p->iomem + DETECT_STATUS); +		irqc_dbg(i, "demux2"); +		generic_handle_irq(i->domain_irq); +		return IRQ_HANDLED; +	} +	return IRQ_NONE; +} + +static int irqc_irq_domain_map(struct irq_domain *h, unsigned int virq, +			       irq_hw_number_t hw) +{ +	struct irqc_priv *p = h->host_data; + +	p->irq[hw].domain_irq = virq; +	p->irq[hw].hw_irq = hw; + +	irqc_dbg(&p->irq[hw], "map"); +	irq_set_chip_data(virq, h->host_data); +	irq_set_chip_and_handler(virq, &p->irq_chip, handle_level_irq); +	set_irq_flags(virq, IRQF_VALID); /* kill me now */ +	return 0; +} + +static struct irq_domain_ops irqc_irq_domain_ops = { +	.map	= irqc_irq_domain_map, +	.xlate  = irq_domain_xlate_twocell, +}; + +static int irqc_probe(struct platform_device *pdev) +{ +	struct renesas_irqc_config *pdata = pdev->dev.platform_data; +	struct irqc_priv *p; +	struct resource *io; +	struct resource *irq; +	struct irq_chip *irq_chip; +	const char *name = dev_name(&pdev->dev); +	int ret; +	int k; + +	p = kzalloc(sizeof(*p), GFP_KERNEL); +	if (!p) { +		dev_err(&pdev->dev, "failed to allocate driver data\n"); +		ret = -ENOMEM; +		goto err0; +	} + +	/* deal with driver instance configuration */ +	if (pdata) +		memcpy(&p->config, pdata, sizeof(*pdata)); + +	p->pdev = pdev; +	platform_set_drvdata(pdev, p); + +	/* get hold of manadatory IOMEM */ +	io = platform_get_resource(pdev, IORESOURCE_MEM, 0); +	if (!io) { +		dev_err(&pdev->dev, "not enough IOMEM resources\n"); +		ret = -EINVAL; +		goto err1; +	} + +	/* allow any number of IRQs between 1 and IRQC_IRQ_MAX */ +	for (k = 0; k < IRQC_IRQ_MAX; k++) { +		irq = platform_get_resource(pdev, IORESOURCE_IRQ, k); +		if (!irq) +			break; + +		p->irq[k].p = p; +		p->irq[k].requested_irq = irq->start; +	} + +	p->number_of_irqs = k; +	if (p->number_of_irqs < 1) { +		dev_err(&pdev->dev, "not enough IRQ resources\n"); +		ret = -EINVAL; +		goto err1; +	} + +	/* ioremap IOMEM and setup read/write callbacks */ +	p->iomem = ioremap_nocache(io->start, resource_size(io)); +	if (!p->iomem) { +		dev_err(&pdev->dev, "failed to remap IOMEM\n"); +		ret = -ENXIO; +		goto err2; +	} + +	p->cpu_int_base = p->iomem + IRQC_INT_CPU_BASE(0); /* SYS-SPI */ + +	irq_chip = &p->irq_chip; +	irq_chip->name = name; +	irq_chip->irq_mask = irqc_irq_disable; +	irq_chip->irq_unmask = irqc_irq_enable; +	irq_chip->irq_enable = irqc_irq_enable; +	irq_chip->irq_disable = irqc_irq_disable; +	irq_chip->irq_set_type = irqc_irq_set_type; +	irq_chip->flags	= IRQCHIP_SKIP_SET_WAKE; + +	p->irq_domain = irq_domain_add_simple(pdev->dev.of_node, +					      p->number_of_irqs, +					      p->config.irq_base, +					      &irqc_irq_domain_ops, p); +	if (!p->irq_domain) { +		ret = -ENXIO; +		dev_err(&pdev->dev, "cannot initialize irq domain\n"); +		goto err2; +	} + +	/* request interrupts one by one */ +	for (k = 0; k < p->number_of_irqs; k++) { +		if (request_irq(p->irq[k].requested_irq, irqc_irq_handler, +				0, name, &p->irq[k])) { +			dev_err(&pdev->dev, "failed to request IRQ\n"); +			ret = -ENOENT; +			goto err3; +		} +	} + +	dev_info(&pdev->dev, "driving %d irqs\n", p->number_of_irqs); + +	/* warn in case of mismatch if irq base is specified */ +	if (p->config.irq_base) { +		if (p->config.irq_base != p->irq[0].domain_irq) +			dev_warn(&pdev->dev, "irq base mismatch (%d/%d)\n", +				 p->config.irq_base, p->irq[0].domain_irq); +	} + +	return 0; +err3: +	for (; k >= 0; k--) +		free_irq(p->irq[k - 1].requested_irq, &p->irq[k - 1]); + +	irq_domain_remove(p->irq_domain); +err2: +	iounmap(p->iomem); +err1: +	kfree(p); +err0: +	return ret; +} + +static int irqc_remove(struct platform_device *pdev) +{ +	struct irqc_priv *p = platform_get_drvdata(pdev); +	int k; + +	for (k = 0; k < p->number_of_irqs; k++) +		free_irq(p->irq[k].requested_irq, &p->irq[k]); + +	irq_domain_remove(p->irq_domain); +	iounmap(p->iomem); +	kfree(p); +	return 0; +} + +static const struct of_device_id irqc_dt_ids[] = { +	{ .compatible = "renesas,irqc", }, +	{}, +}; +MODULE_DEVICE_TABLE(of, irqc_dt_ids); + +static struct platform_driver irqc_device_driver = { +	.probe		= irqc_probe, +	.remove		= irqc_remove, +	.driver		= { +		.name	= "renesas_irqc", +		.of_match_table	= irqc_dt_ids, +		.owner	= THIS_MODULE, +	} +}; + +static int __init irqc_init(void) +{ +	return platform_driver_register(&irqc_device_driver); +} +postcore_initcall(irqc_init); + +static void __exit irqc_exit(void) +{ +	platform_driver_unregister(&irqc_device_driver); +} +module_exit(irqc_exit); + +MODULE_AUTHOR("Magnus Damm"); +MODULE_DESCRIPTION("Renesas IRQC Driver"); +MODULE_LICENSE("GPL v2"); diff --git a/drivers/mmc/host/s3cmci.c b/drivers/mmc/host/s3cmci.c index 63fb265e0da..8d6794cdf89 100644 --- a/drivers/mmc/host/s3cmci.c +++ b/drivers/mmc/host/s3cmci.c @@ -25,14 +25,93 @@  #include <mach/dma.h> -#include <mach/regs-sdi.h> -  #include <linux/platform_data/mmc-s3cmci.h>  #include "s3cmci.h"  #define DRIVER_NAME "s3c-mci" +#define S3C2410_SDICON			(0x00) +#define S3C2410_SDIPRE			(0x04) +#define S3C2410_SDICMDARG		(0x08) +#define S3C2410_SDICMDCON		(0x0C) +#define S3C2410_SDICMDSTAT		(0x10) +#define S3C2410_SDIRSP0			(0x14) +#define S3C2410_SDIRSP1			(0x18) +#define S3C2410_SDIRSP2			(0x1C) +#define S3C2410_SDIRSP3			(0x20) +#define S3C2410_SDITIMER		(0x24) +#define S3C2410_SDIBSIZE		(0x28) +#define S3C2410_SDIDCON			(0x2C) +#define S3C2410_SDIDCNT			(0x30) +#define S3C2410_SDIDSTA			(0x34) +#define S3C2410_SDIFSTA			(0x38) + +#define S3C2410_SDIDATA			(0x3C) +#define S3C2410_SDIIMSK			(0x40) + +#define S3C2440_SDIDATA			(0x40) +#define S3C2440_SDIIMSK			(0x3C) + +#define S3C2440_SDICON_SDRESET		(1 << 8) +#define S3C2410_SDICON_SDIOIRQ		(1 << 3) +#define S3C2410_SDICON_FIFORESET	(1 << 1) +#define S3C2410_SDICON_CLOCKTYPE	(1 << 0) + +#define S3C2410_SDICMDCON_LONGRSP	(1 << 10) +#define S3C2410_SDICMDCON_WAITRSP	(1 << 9) +#define S3C2410_SDICMDCON_CMDSTART	(1 << 8) +#define S3C2410_SDICMDCON_SENDERHOST	(1 << 6) +#define S3C2410_SDICMDCON_INDEX		(0x3f) + +#define S3C2410_SDICMDSTAT_CRCFAIL	(1 << 12) +#define S3C2410_SDICMDSTAT_CMDSENT	(1 << 11) +#define S3C2410_SDICMDSTAT_CMDTIMEOUT	(1 << 10) +#define S3C2410_SDICMDSTAT_RSPFIN	(1 << 9) + +#define S3C2440_SDIDCON_DS_WORD		(2 << 22) +#define S3C2410_SDIDCON_TXAFTERRESP	(1 << 20) +#define S3C2410_SDIDCON_RXAFTERCMD	(1 << 19) +#define S3C2410_SDIDCON_BLOCKMODE	(1 << 17) +#define S3C2410_SDIDCON_WIDEBUS		(1 << 16) +#define S3C2410_SDIDCON_DMAEN		(1 << 15) +#define S3C2410_SDIDCON_STOP		(1 << 14) +#define S3C2440_SDIDCON_DATSTART	(1 << 14) + +#define S3C2410_SDIDCON_XFER_RXSTART	(2 << 12) +#define S3C2410_SDIDCON_XFER_TXSTART	(3 << 12) + +#define S3C2410_SDIDCON_BLKNUM_MASK	(0xFFF) + +#define S3C2410_SDIDSTA_SDIOIRQDETECT	(1 << 9) +#define S3C2410_SDIDSTA_FIFOFAIL	(1 << 8) +#define S3C2410_SDIDSTA_CRCFAIL		(1 << 7) +#define S3C2410_SDIDSTA_RXCRCFAIL	(1 << 6) +#define S3C2410_SDIDSTA_DATATIMEOUT	(1 << 5) +#define S3C2410_SDIDSTA_XFERFINISH	(1 << 4) +#define S3C2410_SDIDSTA_TXDATAON	(1 << 1) +#define S3C2410_SDIDSTA_RXDATAON	(1 << 0) + +#define S3C2440_SDIFSTA_FIFORESET	(1 << 16) +#define S3C2440_SDIFSTA_FIFOFAIL	(3 << 14) +#define S3C2410_SDIFSTA_TFDET		(1 << 13) +#define S3C2410_SDIFSTA_RFDET		(1 << 12) +#define S3C2410_SDIFSTA_COUNTMASK	(0x7f) + +#define S3C2410_SDIIMSK_RESPONSECRC	(1 << 17) +#define S3C2410_SDIIMSK_CMDSENT		(1 << 16) +#define S3C2410_SDIIMSK_CMDTIMEOUT	(1 << 15) +#define S3C2410_SDIIMSK_RESPONSEND	(1 << 14) +#define S3C2410_SDIIMSK_SDIOIRQ		(1 << 12) +#define S3C2410_SDIIMSK_FIFOFAIL	(1 << 11) +#define S3C2410_SDIIMSK_CRCSTATUS	(1 << 10) +#define S3C2410_SDIIMSK_DATACRC		(1 << 9) +#define S3C2410_SDIIMSK_DATATIMEOUT	(1 << 8) +#define S3C2410_SDIIMSK_DATAFINISH	(1 << 7) +#define S3C2410_SDIIMSK_TXFIFOHALF	(1 << 4) +#define S3C2410_SDIIMSK_RXFIFOLAST	(1 << 2) +#define S3C2410_SDIIMSK_RXFIFOHALF	(1 << 0) +  enum dbg_channels {  	dbg_err   = (1 << 0),  	dbg_debug = (1 << 1), diff --git a/drivers/of/base.c b/drivers/of/base.c index 321d3ef0500..c6443de58fb 100644 --- a/drivers/of/base.c +++ b/drivers/of/base.c @@ -746,6 +746,64 @@ struct device_node *of_find_node_by_phandle(phandle handle)  EXPORT_SYMBOL(of_find_node_by_phandle);  /** + * of_find_property_value_of_size + * + * @np:		device node from which the property value is to be read. + * @propname:	name of the property to be searched. + * @len:	requested length of property value + * + * Search for a property in a device node and valid the requested size. + * Returns the property value on success, -EINVAL if the property does not + *  exist, -ENODATA if property does not have a value, and -EOVERFLOW if the + * property data isn't large enough. + * + */ +static void *of_find_property_value_of_size(const struct device_node *np, +			const char *propname, u32 len) +{ +	struct property *prop = of_find_property(np, propname, NULL); + +	if (!prop) +		return ERR_PTR(-EINVAL); +	if (!prop->value) +		return ERR_PTR(-ENODATA); +	if (len > prop->length) +		return ERR_PTR(-EOVERFLOW); + +	return prop->value; +} + +/** + * of_property_read_u32_index - Find and read a u32 from a multi-value property. + * + * @np:		device node from which the property value is to be read. + * @propname:	name of the property to be searched. + * @index:	index of the u32 in the list of values + * @out_value:	pointer to return value, modified only if no error. + * + * Search for a property in a device node and read nth 32-bit value from + * it. Returns 0 on success, -EINVAL if the property does not exist, + * -ENODATA if property does not have a value, and -EOVERFLOW if the + * property data isn't large enough. + * + * The out_value is modified only if a valid u32 value can be decoded. + */ +int of_property_read_u32_index(const struct device_node *np, +				       const char *propname, +				       u32 index, u32 *out_value) +{ +	const u32 *val = of_find_property_value_of_size(np, propname, +					((index + 1) * sizeof(*out_value))); + +	if (IS_ERR(val)) +		return PTR_ERR(val); + +	*out_value = be32_to_cpup(((__be32 *)val) + index); +	return 0; +} +EXPORT_SYMBOL_GPL(of_property_read_u32_index); + +/**   * of_property_read_u8_array - Find and read an array of u8 from a property.   *   * @np:		device node from which the property value is to be read. @@ -766,17 +824,12 @@ EXPORT_SYMBOL(of_find_node_by_phandle);  int of_property_read_u8_array(const struct device_node *np,  			const char *propname, u8 *out_values, size_t sz)  { -	struct property *prop = of_find_property(np, propname, NULL); -	const u8 *val; +	const u8 *val = of_find_property_value_of_size(np, propname, +						(sz * sizeof(*out_values))); -	if (!prop) -		return -EINVAL; -	if (!prop->value) -		return -ENODATA; -	if ((sz * sizeof(*out_values)) > prop->length) -		return -EOVERFLOW; +	if (IS_ERR(val)) +		return PTR_ERR(val); -	val = prop->value;  	while (sz--)  		*out_values++ = *val++;  	return 0; @@ -804,17 +857,12 @@ EXPORT_SYMBOL_GPL(of_property_read_u8_array);  int of_property_read_u16_array(const struct device_node *np,  			const char *propname, u16 *out_values, size_t sz)  { -	struct property *prop = of_find_property(np, propname, NULL); -	const __be16 *val; +	const __be16 *val = of_find_property_value_of_size(np, propname, +						(sz * sizeof(*out_values))); -	if (!prop) -		return -EINVAL; -	if (!prop->value) -		return -ENODATA; -	if ((sz * sizeof(*out_values)) > prop->length) -		return -EOVERFLOW; +	if (IS_ERR(val)) +		return PTR_ERR(val); -	val = prop->value;  	while (sz--)  		*out_values++ = be16_to_cpup(val++);  	return 0; @@ -841,17 +889,12 @@ int of_property_read_u32_array(const struct device_node *np,  			       const char *propname, u32 *out_values,  			       size_t sz)  { -	struct property *prop = of_find_property(np, propname, NULL); -	const __be32 *val; +	const __be32 *val = of_find_property_value_of_size(np, propname, +						(sz * sizeof(*out_values))); -	if (!prop) -		return -EINVAL; -	if (!prop->value) -		return -ENODATA; -	if ((sz * sizeof(*out_values)) > prop->length) -		return -EOVERFLOW; +	if (IS_ERR(val)) +		return PTR_ERR(val); -	val = prop->value;  	while (sz--)  		*out_values++ = be32_to_cpup(val++);  	return 0; @@ -874,15 +917,13 @@ EXPORT_SYMBOL_GPL(of_property_read_u32_array);  int of_property_read_u64(const struct device_node *np, const char *propname,  			 u64 *out_value)  { -	struct property *prop = of_find_property(np, propname, NULL); +	const __be32 *val = of_find_property_value_of_size(np, propname, +						sizeof(*out_value)); -	if (!prop) -		return -EINVAL; -	if (!prop->value) -		return -ENODATA; -	if (sizeof(*out_value) > prop->length) -		return -EOVERFLOW; -	*out_value = of_read_number(prop->value, 2); +	if (IS_ERR(val)) +		return PTR_ERR(val); + +	*out_value = of_read_number(val, 2);  	return 0;  }  EXPORT_SYMBOL_GPL(of_property_read_u64); diff --git a/drivers/pinctrl/Kconfig b/drivers/pinctrl/Kconfig index 34f51d2d90d..35e94009829 100644 --- a/drivers/pinctrl/Kconfig +++ b/drivers/pinctrl/Kconfig @@ -229,6 +229,7 @@ config PINCTRL_EXYNOS5440  source "drivers/pinctrl/mvebu/Kconfig"  source "drivers/pinctrl/sh-pfc/Kconfig"  source "drivers/pinctrl/spear/Kconfig" +source "drivers/pinctrl/vt8500/Kconfig"  config PINCTRL_XWAY  	bool diff --git a/drivers/pinctrl/Makefile b/drivers/pinctrl/Makefile index f82cc5baf76..a5a52c83c13 100644 --- a/drivers/pinctrl/Makefile +++ b/drivers/pinctrl/Makefile @@ -52,3 +52,4 @@ obj-$(CONFIG_PLAT_ORION)        += mvebu/  obj-$(CONFIG_ARCH_SHMOBILE)	+= sh-pfc/  obj-$(CONFIG_SUPERH)		+= sh-pfc/  obj-$(CONFIG_PLAT_SPEAR)	+= spear/ +obj-$(CONFIG_ARCH_VT8500)	+= vt8500/ diff --git a/drivers/pinctrl/pinctrl-bcm2835.c b/drivers/pinctrl/pinctrl-bcm2835.c index 4eb6d2c4e4d..2a2e427d765 100644 --- a/drivers/pinctrl/pinctrl-bcm2835.c +++ b/drivers/pinctrl/pinctrl-bcm2835.c @@ -699,11 +699,6 @@ static int bcm2835_pctl_dt_node_to_map_pull(struct bcm2835_pinctrl *pc,  	return 0;  } -static inline u32 prop_u32(struct property *p, int i) -{ -	return be32_to_cpup(((__be32 *)p->value) + i); -} -  static int bcm2835_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,  		struct device_node *np,  		struct pinctrl_map **map, unsigned *num_maps) @@ -761,7 +756,9 @@ static int bcm2835_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,  		return -ENOMEM;  	for (i = 0; i < num_pins; i++) { -		pin = prop_u32(pins, i); +		err = of_property_read_u32_index(np, "brcm,pins", i, &pin); +		if (err) +			goto out;  		if (pin >= ARRAY_SIZE(bcm2835_gpio_pins)) {  			dev_err(pc->dev, "%s: invalid brcm,pins value %d\n",  				of_node_full_name(np), pin); @@ -770,14 +767,20 @@ static int bcm2835_pctl_dt_node_to_map(struct pinctrl_dev *pctldev,  		}  		if (num_funcs) { -			func = prop_u32(funcs, (num_funcs > 1) ? i : 0); +			err = of_property_read_u32_index(np, "brcm,function", +					(num_funcs > 1) ? i : 0, &func); +			if (err) +				goto out;  			err = bcm2835_pctl_dt_node_to_map_func(pc, np, pin,  							func, &cur_map);  			if (err)  				goto out;  		}  		if (num_pulls) { -			pull = prop_u32(pulls, (num_pulls > 1) ? i : 0); +			err = of_property_read_u32_index(np, "brcm,pull", +					(num_funcs > 1) ? i : 0, &pull); +			if (err) +				goto out;  			err = bcm2835_pctl_dt_node_to_map_pull(pc, np, pin,  							pull, &cur_map);  			if (err) diff --git a/drivers/pinctrl/pinctrl-exynos.c b/drivers/pinctrl/pinctrl-exynos.c index 538b9ddaadf..8738933a57d 100644 --- a/drivers/pinctrl/pinctrl-exynos.c +++ b/drivers/pinctrl/pinctrl-exynos.c @@ -677,3 +677,111 @@ struct samsung_pin_ctrl exynos4x12_pin_ctrl[] = {  		.label		= "exynos4x12-gpio-ctrl3",  	},  }; + +/* pin banks of exynos5250 pin-controller 0 */ +static struct samsung_pin_bank exynos5250_pin_banks0[] = { +	EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpa0", 0x00), +	EXYNOS_PIN_BANK_EINTG(6, 0x020, "gpa1", 0x04), +	EXYNOS_PIN_BANK_EINTG(8, 0x040, "gpa2", 0x08), +	EXYNOS_PIN_BANK_EINTG(5, 0x060, "gpb0", 0x0c), +	EXYNOS_PIN_BANK_EINTG(5, 0x080, "gpb1", 0x10), +	EXYNOS_PIN_BANK_EINTG(4, 0x0A0, "gpb2", 0x14), +	EXYNOS_PIN_BANK_EINTG(4, 0x0C0, "gpb3", 0x18), +	EXYNOS_PIN_BANK_EINTG(7, 0x0E0, "gpc0", 0x1c), +	EXYNOS_PIN_BANK_EINTG(4, 0x100, "gpc1", 0x20), +	EXYNOS_PIN_BANK_EINTG(7, 0x120, "gpc2", 0x24), +	EXYNOS_PIN_BANK_EINTG(7, 0x140, "gpc3", 0x28), +	EXYNOS_PIN_BANK_EINTG(4, 0x160, "gpd0", 0x2c), +	EXYNOS_PIN_BANK_EINTG(8, 0x180, "gpd1", 0x30), +	EXYNOS_PIN_BANK_EINTG(7, 0x2E0, "gpc4", 0x34), +	EXYNOS_PIN_BANK_EINTN(6, 0x1A0, "gpy0"), +	EXYNOS_PIN_BANK_EINTN(4, 0x1C0, "gpy1"), +	EXYNOS_PIN_BANK_EINTN(6, 0x1E0, "gpy2"), +	EXYNOS_PIN_BANK_EINTN(8, 0x200, "gpy3"), +	EXYNOS_PIN_BANK_EINTN(8, 0x220, "gpy4"), +	EXYNOS_PIN_BANK_EINTN(8, 0x240, "gpy5"), +	EXYNOS_PIN_BANK_EINTN(8, 0x260, "gpy6"), +	EXYNOS_PIN_BANK_EINTW(8, 0xC00, "gpx0", 0x00), +	EXYNOS_PIN_BANK_EINTW(8, 0xC20, "gpx1", 0x04), +	EXYNOS_PIN_BANK_EINTW(8, 0xC40, "gpx2", 0x08), +	EXYNOS_PIN_BANK_EINTW(8, 0xC60, "gpx3", 0x0c), +}; + +/* pin banks of exynos5250 pin-controller 1 */ +static struct samsung_pin_bank exynos5250_pin_banks1[] = { +	EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpe0", 0x00), +	EXYNOS_PIN_BANK_EINTG(2, 0x020, "gpe1", 0x04), +	EXYNOS_PIN_BANK_EINTG(4, 0x040, "gpf0", 0x08), +	EXYNOS_PIN_BANK_EINTG(4, 0x060, "gpf1", 0x0c), +	EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpg0", 0x10), +	EXYNOS_PIN_BANK_EINTG(8, 0x0A0, "gpg1", 0x14), +	EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpg2", 0x18), +	EXYNOS_PIN_BANK_EINTG(4, 0x0E0, "gph0", 0x1c), +	EXYNOS_PIN_BANK_EINTG(8, 0x100, "gph1", 0x20), +}; + +/* pin banks of exynos5250 pin-controller 2 */ +static struct samsung_pin_bank exynos5250_pin_banks2[] = { +	EXYNOS_PIN_BANK_EINTG(8, 0x000, "gpv0", 0x00), +	EXYNOS_PIN_BANK_EINTG(8, 0x020, "gpv1", 0x04), +	EXYNOS_PIN_BANK_EINTG(8, 0x060, "gpv2", 0x08), +	EXYNOS_PIN_BANK_EINTG(8, 0x080, "gpv3", 0x0c), +	EXYNOS_PIN_BANK_EINTG(2, 0x0C0, "gpv4", 0x10), +}; + +/* pin banks of exynos5250 pin-controller 3 */ +static struct samsung_pin_bank exynos5250_pin_banks3[] = { +	EXYNOS_PIN_BANK_EINTG(7, 0x000, "gpz", 0x00), +}; + +/* + * Samsung pinctrl driver data for Exynos5250 SoC. Exynos5250 SoC includes + * four gpio/pin-mux/pinconfig controllers. + */ +struct samsung_pin_ctrl exynos5250_pin_ctrl[] = { +	{ +		/* pin-controller instance 0 data */ +		.pin_banks	= exynos5250_pin_banks0, +		.nr_banks	= ARRAY_SIZE(exynos5250_pin_banks0), +		.geint_con	= EXYNOS_GPIO_ECON_OFFSET, +		.geint_mask	= EXYNOS_GPIO_EMASK_OFFSET, +		.geint_pend	= EXYNOS_GPIO_EPEND_OFFSET, +		.weint_con	= EXYNOS_WKUP_ECON_OFFSET, +		.weint_mask	= EXYNOS_WKUP_EMASK_OFFSET, +		.weint_pend	= EXYNOS_WKUP_EPEND_OFFSET, +		.svc		= EXYNOS_SVC_OFFSET, +		.eint_gpio_init = exynos_eint_gpio_init, +		.eint_wkup_init = exynos_eint_wkup_init, +		.label		= "exynos5250-gpio-ctrl0", +	}, { +		/* pin-controller instance 1 data */ +		.pin_banks	= exynos5250_pin_banks1, +		.nr_banks	= ARRAY_SIZE(exynos5250_pin_banks1), +		.geint_con	= EXYNOS_GPIO_ECON_OFFSET, +		.geint_mask	= EXYNOS_GPIO_EMASK_OFFSET, +		.geint_pend	= EXYNOS_GPIO_EPEND_OFFSET, +		.svc		= EXYNOS_SVC_OFFSET, +		.eint_gpio_init = exynos_eint_gpio_init, +		.label		= "exynos5250-gpio-ctrl1", +	}, { +		/* pin-controller instance 2 data */ +		.pin_banks	= exynos5250_pin_banks2, +		.nr_banks	= ARRAY_SIZE(exynos5250_pin_banks2), +		.geint_con	= EXYNOS_GPIO_ECON_OFFSET, +		.geint_mask	= EXYNOS_GPIO_EMASK_OFFSET, +		.geint_pend	= EXYNOS_GPIO_EPEND_OFFSET, +		.svc		= EXYNOS_SVC_OFFSET, +		.eint_gpio_init = exynos_eint_gpio_init, +		.label		= "exynos5250-gpio-ctrl2", +	}, { +		/* pin-controller instance 3 data */ +		.pin_banks	= exynos5250_pin_banks3, +		.nr_banks	= ARRAY_SIZE(exynos5250_pin_banks3), +		.geint_con	= EXYNOS_GPIO_ECON_OFFSET, +		.geint_mask	= EXYNOS_GPIO_EMASK_OFFSET, +		.geint_pend	= EXYNOS_GPIO_EPEND_OFFSET, +		.svc		= EXYNOS_SVC_OFFSET, +		.eint_gpio_init = exynos_eint_gpio_init, +		.label		= "exynos5250-gpio-ctrl3", +	}, +}; diff --git a/drivers/pinctrl/pinctrl-samsung.c b/drivers/pinctrl/pinctrl-samsung.c index f206df17565..3d5cf639aa4 100644 --- a/drivers/pinctrl/pinctrl-samsung.c +++ b/drivers/pinctrl/pinctrl-samsung.c @@ -948,6 +948,8 @@ static const struct of_device_id samsung_pinctrl_dt_match[] = {  		.data = (void *)exynos4210_pin_ctrl },  	{ .compatible = "samsung,exynos4x12-pinctrl",  		.data = (void *)exynos4x12_pin_ctrl }, +	{ .compatible = "samsung,exynos5250-pinctrl", +		.data = (void *)exynos5250_pin_ctrl },  	{},  };  MODULE_DEVICE_TABLE(of, samsung_pinctrl_dt_match); diff --git a/drivers/pinctrl/pinctrl-samsung.h b/drivers/pinctrl/pinctrl-samsung.h index e2d4e67f7e8..ee964aadce0 100644 --- a/drivers/pinctrl/pinctrl-samsung.h +++ b/drivers/pinctrl/pinctrl-samsung.h @@ -237,5 +237,6 @@ struct samsung_pmx_func {  /* list of all exported SoC specific data */  extern struct samsung_pin_ctrl exynos4210_pin_ctrl[];  extern struct samsung_pin_ctrl exynos4x12_pin_ctrl[]; +extern struct samsung_pin_ctrl exynos5250_pin_ctrl[];  #endif /* __PINCTRL_SAMSUNG_H */ diff --git a/drivers/pinctrl/sh-pfc/pfc-sh73a0.c b/drivers/pinctrl/sh-pfc/pfc-sh73a0.c index 709008e9412..6f15c03077a 100644 --- a/drivers/pinctrl/sh-pfc/pfc-sh73a0.c +++ b/drivers/pinctrl/sh-pfc/pfc-sh73a0.c @@ -2733,9 +2733,9 @@ static struct pinmux_data_reg pinmux_data_regs[] = {  	{ },  }; -/* IRQ pins through INTCS with IRQ0->15 from 0x200 and IRQ16-31 from 0x3200 */ -#define EXT_IRQ16L(n) intcs_evt2irq(0x200 + ((n) << 5)) -#define EXT_IRQ16H(n) intcs_evt2irq(0x3200 + ((n - 16) << 5)) +/* External IRQ pins mapped at IRQPIN_BASE */ +#define EXT_IRQ16L(n) irq_pin(n) +#define EXT_IRQ16H(n) irq_pin(n)  static struct pinmux_irq pinmux_irqs[] = {  	PINMUX_IRQ(EXT_IRQ16H(19), PORT9_FN0), diff --git a/drivers/pinctrl/vt8500/Kconfig b/drivers/pinctrl/vt8500/Kconfig new file mode 100644 index 00000000000..55724a73d94 --- /dev/null +++ b/drivers/pinctrl/vt8500/Kconfig @@ -0,0 +1,52 @@ +# +# VIA/Wondermedia PINCTRL drivers +# + +if ARCH_VT8500 + +config PINCTRL_WMT +	bool +	select PINMUX +	select GENERIC_PINCONF + +config PINCTRL_VT8500 +	bool "VIA VT8500 pin controller driver" +	depends on ARCH_WM8505 +	select PINCTRL_WMT +	help +	  Say yes here to support the gpio/pin control module on +	  VIA VT8500 SoCs. + +config PINCTRL_WM8505 +	bool "Wondermedia WM8505 pin controller driver" +	depends on ARCH_WM8505 +	select PINCTRL_WMT +	help +	  Say yes here to support the gpio/pin control module on +	  Wondermedia WM8505 SoCs. + +config PINCTRL_WM8650 +	bool "Wondermedia WM8650 pin controller driver" +	depends on ARCH_WM8505 +	select PINCTRL_WMT +	help +	  Say yes here to support the gpio/pin control module on +	  Wondermedia WM8650 SoCs. + +config PINCTRL_WM8750 +	bool "Wondermedia WM8750 pin controller driver" +	depends on ARCH_WM8750 +	select PINCTRL_WMT +	help +	  Say yes here to support the gpio/pin control module on +	  Wondermedia WM8750 SoCs. + +config PINCTRL_WM8850 +	bool "Wondermedia WM8850 pin controller driver" +	depends on ARCH_WM8850 +	select PINCTRL_WMT +	help +	  Say yes here to support the gpio/pin control module on +	  Wondermedia WM8850 SoCs. + +endif diff --git a/drivers/pinctrl/vt8500/Makefile b/drivers/pinctrl/vt8500/Makefile new file mode 100644 index 00000000000..24ec45dd0d8 --- /dev/null +++ b/drivers/pinctrl/vt8500/Makefile @@ -0,0 +1,8 @@ +# VIA/Wondermedia pinctrl support + +obj-$(CONFIG_PINCTRL_WMT)	+= pinctrl-wmt.o +obj-$(CONFIG_PINCTRL_VT8500)	+= pinctrl-vt8500.o +obj-$(CONFIG_PINCTRL_WM8505)	+= pinctrl-wm8505.o +obj-$(CONFIG_PINCTRL_WM8650)	+= pinctrl-wm8650.o +obj-$(CONFIG_PINCTRL_WM8750)	+= pinctrl-wm8750.o +obj-$(CONFIG_PINCTRL_WM8850)	+= pinctrl-wm8850.o diff --git a/drivers/pinctrl/vt8500/pinctrl-vt8500.c b/drivers/pinctrl/vt8500/pinctrl-vt8500.c new file mode 100644 index 00000000000..f2fe9f85cfa --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-vt8500.c @@ -0,0 +1,501 @@ +/* + * Pinctrl data for VIA VT8500 SoC + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/io.h> +#include <linux/module.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +/* + * Describe the register offsets within the GPIO memory space + * The dedicated external GPIO's should always be listed in bank 0 + * so they are exported in the 0..31 range which is what users + * expect. + * + * Do not reorder these banks as it will change the pin numbering + */ +static const struct wmt_pinctrl_bank_registers vt8500_banks[] = { +	WMT_PINCTRL_BANK(NO_REG, 0x3C, 0x5C, 0x7C, NO_REG, NO_REG),	/* 0 */ +	WMT_PINCTRL_BANK(0x00, 0x20, 0x40, 0x60, NO_REG, NO_REG),	/* 1 */ +	WMT_PINCTRL_BANK(0x04, 0x24, 0x44, 0x64, NO_REG, NO_REG),	/* 2 */ +	WMT_PINCTRL_BANK(0x08, 0x28, 0x48, 0x68, NO_REG, NO_REG),	/* 3 */ +	WMT_PINCTRL_BANK(0x0C, 0x2C, 0x4C, 0x6C, NO_REG, NO_REG),	/* 4 */ +	WMT_PINCTRL_BANK(0x10, 0x30, 0x50, 0x70, NO_REG, NO_REG),	/* 5 */ +	WMT_PINCTRL_BANK(0x14, 0x34, 0x54, 0x74, NO_REG, NO_REG),	/* 6 */ +}; + +/* Please keep sorted by bank/bit */ +#define WMT_PIN_EXTGPIO0	WMT_PIN(0, 0) +#define WMT_PIN_EXTGPIO1	WMT_PIN(0, 1) +#define WMT_PIN_EXTGPIO2	WMT_PIN(0, 2) +#define WMT_PIN_EXTGPIO3	WMT_PIN(0, 3) +#define WMT_PIN_EXTGPIO4	WMT_PIN(0, 4) +#define WMT_PIN_EXTGPIO5	WMT_PIN(0, 5) +#define WMT_PIN_EXTGPIO6	WMT_PIN(0, 6) +#define WMT_PIN_EXTGPIO7	WMT_PIN(0, 7) +#define WMT_PIN_EXTGPIO8	WMT_PIN(0, 8) +#define WMT_PIN_UART0RTS	WMT_PIN(1, 0) +#define WMT_PIN_UART0TXD	WMT_PIN(1, 1) +#define WMT_PIN_UART0CTS	WMT_PIN(1, 2) +#define WMT_PIN_UART0RXD	WMT_PIN(1, 3) +#define WMT_PIN_UART1RTS	WMT_PIN(1, 4) +#define WMT_PIN_UART1TXD	WMT_PIN(1, 5) +#define WMT_PIN_UART1CTS	WMT_PIN(1, 6) +#define WMT_PIN_UART1RXD	WMT_PIN(1, 7) +#define WMT_PIN_SPI0CLK		WMT_PIN(1, 8) +#define WMT_PIN_SPI0SS		WMT_PIN(1, 9) +#define WMT_PIN_SPI0MISO	WMT_PIN(1, 10) +#define WMT_PIN_SPI0MOSI	WMT_PIN(1, 11) +#define WMT_PIN_SPI1CLK		WMT_PIN(1, 12) +#define WMT_PIN_SPI1SS		WMT_PIN(1, 13) +#define WMT_PIN_SPI1MISO	WMT_PIN(1, 14) +#define WMT_PIN_SPI1MOSI	WMT_PIN(1, 15) +#define WMT_PIN_SPI2CLK		WMT_PIN(1, 16) +#define WMT_PIN_SPI2SS		WMT_PIN(1, 17) +#define WMT_PIN_SPI2MISO	WMT_PIN(1, 18) +#define WMT_PIN_SPI2MOSI	WMT_PIN(1, 19) +#define WMT_PIN_SDDATA0		WMT_PIN(2, 0) +#define WMT_PIN_SDDATA1		WMT_PIN(2, 1) +#define WMT_PIN_SDDATA2		WMT_PIN(2, 2) +#define WMT_PIN_SDDATA3		WMT_PIN(2, 3) +#define WMT_PIN_MMCDATA0	WMT_PIN(2, 4) +#define WMT_PIN_MMCDATA1	WMT_PIN(2, 5) +#define WMT_PIN_MMCDATA2	WMT_PIN(2, 6) +#define WMT_PIN_MMCDATA3	WMT_PIN(2, 7) +#define WMT_PIN_SDCLK		WMT_PIN(2, 8) +#define WMT_PIN_SDWP		WMT_PIN(2, 9) +#define WMT_PIN_SDCMD		WMT_PIN(2, 10) +#define WMT_PIN_MSDATA0		WMT_PIN(2, 16) +#define WMT_PIN_MSDATA1		WMT_PIN(2, 17) +#define WMT_PIN_MSDATA2		WMT_PIN(2, 18) +#define WMT_PIN_MSDATA3		WMT_PIN(2, 19) +#define WMT_PIN_MSCLK		WMT_PIN(2, 20) +#define WMT_PIN_MSBS		WMT_PIN(2, 21) +#define WMT_PIN_MSINS		WMT_PIN(2, 22) +#define WMT_PIN_I2C0SCL		WMT_PIN(2, 24) +#define WMT_PIN_I2C0SDA		WMT_PIN(2, 25) +#define WMT_PIN_I2C1SCL		WMT_PIN(2, 26) +#define WMT_PIN_I2C1SDA		WMT_PIN(2, 27) +#define WMT_PIN_MII0RXD0	WMT_PIN(3, 0) +#define WMT_PIN_MII0RXD1	WMT_PIN(3, 1) +#define WMT_PIN_MII0RXD2	WMT_PIN(3, 2) +#define WMT_PIN_MII0RXD3	WMT_PIN(3, 3) +#define WMT_PIN_MII0RXCLK	WMT_PIN(3, 4) +#define WMT_PIN_MII0RXDV	WMT_PIN(3, 5) +#define WMT_PIN_MII0RXERR	WMT_PIN(3, 6) +#define WMT_PIN_MII0PHYRST	WMT_PIN(3, 7) +#define WMT_PIN_MII0TXD0	WMT_PIN(3, 8) +#define WMT_PIN_MII0TXD1	WMT_PIN(3, 9) +#define WMT_PIN_MII0TXD2	WMT_PIN(3, 10) +#define WMT_PIN_MII0TXD3	WMT_PIN(3, 11) +#define WMT_PIN_MII0TXCLK	WMT_PIN(3, 12) +#define WMT_PIN_MII0TXEN	WMT_PIN(3, 13) +#define WMT_PIN_MII0TXERR	WMT_PIN(3, 14) +#define WMT_PIN_MII0PHYPD	WMT_PIN(3, 15) +#define WMT_PIN_MII0COL		WMT_PIN(3, 16) +#define WMT_PIN_MII0CRS		WMT_PIN(3, 17) +#define WMT_PIN_MII0MDIO	WMT_PIN(3, 18) +#define WMT_PIN_MII0MDC		WMT_PIN(3, 19) +#define WMT_PIN_SEECS		WMT_PIN(3, 20) +#define WMT_PIN_SEECK		WMT_PIN(3, 21) +#define WMT_PIN_SEEDI		WMT_PIN(3, 22) +#define WMT_PIN_SEEDO		WMT_PIN(3, 23) +#define WMT_PIN_IDEDREQ0	WMT_PIN(3, 24) +#define WMT_PIN_IDEDREQ1	WMT_PIN(3, 25) +#define WMT_PIN_IDEIOW		WMT_PIN(3, 26) +#define WMT_PIN_IDEIOR		WMT_PIN(3, 27) +#define WMT_PIN_IDEDACK		WMT_PIN(3, 28) +#define WMT_PIN_IDEIORDY	WMT_PIN(3, 29) +#define WMT_PIN_IDEINTRQ	WMT_PIN(3, 30) +#define WMT_PIN_VDIN0		WMT_PIN(4, 0) +#define WMT_PIN_VDIN1		WMT_PIN(4, 1) +#define WMT_PIN_VDIN2		WMT_PIN(4, 2) +#define WMT_PIN_VDIN3		WMT_PIN(4, 3) +#define WMT_PIN_VDIN4		WMT_PIN(4, 4) +#define WMT_PIN_VDIN5		WMT_PIN(4, 5) +#define WMT_PIN_VDIN6		WMT_PIN(4, 6) +#define WMT_PIN_VDIN7		WMT_PIN(4, 7) +#define WMT_PIN_VDOUT0		WMT_PIN(4, 8) +#define WMT_PIN_VDOUT1		WMT_PIN(4, 9) +#define WMT_PIN_VDOUT2		WMT_PIN(4, 10) +#define WMT_PIN_VDOUT3		WMT_PIN(4, 11) +#define WMT_PIN_VDOUT4		WMT_PIN(4, 12) +#define WMT_PIN_VDOUT5		WMT_PIN(4, 13) +#define WMT_PIN_NANDCLE0	WMT_PIN(4, 14) +#define WMT_PIN_NANDCLE1	WMT_PIN(4, 15) +#define WMT_PIN_VDOUT6_7	WMT_PIN(4, 16) +#define WMT_PIN_VHSYNC		WMT_PIN(4, 17) +#define WMT_PIN_VVSYNC		WMT_PIN(4, 18) +#define WMT_PIN_TSDIN0		WMT_PIN(5, 8) +#define WMT_PIN_TSDIN1		WMT_PIN(5, 9) +#define WMT_PIN_TSDIN2		WMT_PIN(5, 10) +#define WMT_PIN_TSDIN3		WMT_PIN(5, 11) +#define WMT_PIN_TSDIN4		WMT_PIN(5, 12) +#define WMT_PIN_TSDIN5		WMT_PIN(5, 13) +#define WMT_PIN_TSDIN6		WMT_PIN(5, 14) +#define WMT_PIN_TSDIN7		WMT_PIN(5, 15) +#define WMT_PIN_TSSYNC		WMT_PIN(5, 16) +#define WMT_PIN_TSVALID		WMT_PIN(5, 17) +#define WMT_PIN_TSCLK		WMT_PIN(5, 18) +#define WMT_PIN_LCDD0		WMT_PIN(6, 0) +#define WMT_PIN_LCDD1		WMT_PIN(6, 1) +#define WMT_PIN_LCDD2		WMT_PIN(6, 2) +#define WMT_PIN_LCDD3		WMT_PIN(6, 3) +#define WMT_PIN_LCDD4		WMT_PIN(6, 4) +#define WMT_PIN_LCDD5		WMT_PIN(6, 5) +#define WMT_PIN_LCDD6		WMT_PIN(6, 6) +#define WMT_PIN_LCDD7		WMT_PIN(6, 7) +#define WMT_PIN_LCDD8		WMT_PIN(6, 8) +#define WMT_PIN_LCDD9		WMT_PIN(6, 9) +#define WMT_PIN_LCDD10		WMT_PIN(6, 10) +#define WMT_PIN_LCDD11		WMT_PIN(6, 11) +#define WMT_PIN_LCDD12		WMT_PIN(6, 12) +#define WMT_PIN_LCDD13		WMT_PIN(6, 13) +#define WMT_PIN_LCDD14		WMT_PIN(6, 14) +#define WMT_PIN_LCDD15		WMT_PIN(6, 15) +#define WMT_PIN_LCDD16		WMT_PIN(6, 16) +#define WMT_PIN_LCDD17		WMT_PIN(6, 17) +#define WMT_PIN_LCDCLK		WMT_PIN(6, 18) +#define WMT_PIN_LCDDEN		WMT_PIN(6, 19) +#define WMT_PIN_LCDLINE		WMT_PIN(6, 20) +#define WMT_PIN_LCDFRM		WMT_PIN(6, 21) +#define WMT_PIN_LCDBIAS		WMT_PIN(6, 22) + +static const struct pinctrl_pin_desc vt8500_pins[] = { +	PINCTRL_PIN(WMT_PIN_EXTGPIO0, "extgpio0"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO1, "extgpio1"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO2, "extgpio2"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO3, "extgpio3"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO4, "extgpio4"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO5, "extgpio5"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO6, "extgpio6"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO7, "extgpio7"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO8, "extgpio8"), +	PINCTRL_PIN(WMT_PIN_UART0RTS, "uart0_rts"), +	PINCTRL_PIN(WMT_PIN_UART0TXD, "uart0_txd"), +	PINCTRL_PIN(WMT_PIN_UART0CTS, "uart0_cts"), +	PINCTRL_PIN(WMT_PIN_UART0RXD, "uart0_rxd"), +	PINCTRL_PIN(WMT_PIN_UART1RTS, "uart1_rts"), +	PINCTRL_PIN(WMT_PIN_UART1TXD, "uart1_txd"), +	PINCTRL_PIN(WMT_PIN_UART1CTS, "uart1_cts"), +	PINCTRL_PIN(WMT_PIN_UART1RXD, "uart1_rxd"), +	PINCTRL_PIN(WMT_PIN_SPI0CLK, "spi0_clk"), +	PINCTRL_PIN(WMT_PIN_SPI0SS, "spi0_ss"), +	PINCTRL_PIN(WMT_PIN_SPI0MISO, "spi0_miso"), +	PINCTRL_PIN(WMT_PIN_SPI0MOSI, "spi0_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI1CLK, "spi1_clk"), +	PINCTRL_PIN(WMT_PIN_SPI1SS, "spi1_ss"), +	PINCTRL_PIN(WMT_PIN_SPI1MISO, "spi1_miso"), +	PINCTRL_PIN(WMT_PIN_SPI1MOSI, "spi1_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI2CLK, "spi2_clk"), +	PINCTRL_PIN(WMT_PIN_SPI2SS, "spi2_ss"), +	PINCTRL_PIN(WMT_PIN_SPI2MISO, "spi2_miso"), +	PINCTRL_PIN(WMT_PIN_SPI2MOSI, "spi2_mosi"), +	PINCTRL_PIN(WMT_PIN_SDDATA0, "sd_data0"), +	PINCTRL_PIN(WMT_PIN_SDDATA1, "sd_data1"), +	PINCTRL_PIN(WMT_PIN_SDDATA2, "sd_data2"), +	PINCTRL_PIN(WMT_PIN_SDDATA3, "sd_data3"), +	PINCTRL_PIN(WMT_PIN_MMCDATA0, "mmc_data0"), +	PINCTRL_PIN(WMT_PIN_MMCDATA1, "mmc_data1"), +	PINCTRL_PIN(WMT_PIN_MMCDATA2, "mmc_data2"), +	PINCTRL_PIN(WMT_PIN_MMCDATA3, "mmc_data3"), +	PINCTRL_PIN(WMT_PIN_SDCLK, "sd_clk"), +	PINCTRL_PIN(WMT_PIN_SDWP, "sd_wp"), +	PINCTRL_PIN(WMT_PIN_SDCMD, "sd_cmd"), +	PINCTRL_PIN(WMT_PIN_MSDATA0, "ms_data0"), +	PINCTRL_PIN(WMT_PIN_MSDATA1, "ms_data1"), +	PINCTRL_PIN(WMT_PIN_MSDATA2, "ms_data2"), +	PINCTRL_PIN(WMT_PIN_MSDATA3, "ms_data3"), +	PINCTRL_PIN(WMT_PIN_MSCLK, "ms_clk"), +	PINCTRL_PIN(WMT_PIN_MSBS, "ms_bs"), +	PINCTRL_PIN(WMT_PIN_MSINS, "ms_ins"), +	PINCTRL_PIN(WMT_PIN_I2C0SCL, "i2c0_scl"), +	PINCTRL_PIN(WMT_PIN_I2C0SDA, "i2c0_sda"), +	PINCTRL_PIN(WMT_PIN_I2C1SCL, "i2c1_scl"), +	PINCTRL_PIN(WMT_PIN_I2C1SDA, "i2c1_sda"), +	PINCTRL_PIN(WMT_PIN_MII0RXD0, "mii0_rxd0"), +	PINCTRL_PIN(WMT_PIN_MII0RXD1, "mii0_rxd1"), +	PINCTRL_PIN(WMT_PIN_MII0RXD2, "mii0_rxd2"), +	PINCTRL_PIN(WMT_PIN_MII0RXD3, "mii0_rxd3"), +	PINCTRL_PIN(WMT_PIN_MII0RXCLK, "mii0_rxclk"), +	PINCTRL_PIN(WMT_PIN_MII0RXDV, "mii0_rxdv"), +	PINCTRL_PIN(WMT_PIN_MII0RXERR, "mii0_rxerr"), +	PINCTRL_PIN(WMT_PIN_MII0PHYRST, "mii0_phyrst"), +	PINCTRL_PIN(WMT_PIN_MII0TXD0, "mii0_txd0"), +	PINCTRL_PIN(WMT_PIN_MII0TXD1, "mii0_txd1"), +	PINCTRL_PIN(WMT_PIN_MII0TXD2, "mii0_txd2"), +	PINCTRL_PIN(WMT_PIN_MII0TXD3, "mii0_txd3"), +	PINCTRL_PIN(WMT_PIN_MII0TXCLK, "mii0_txclk"), +	PINCTRL_PIN(WMT_PIN_MII0TXEN, "mii0_txen"), +	PINCTRL_PIN(WMT_PIN_MII0TXERR, "mii0_txerr"), +	PINCTRL_PIN(WMT_PIN_MII0PHYPD, "mii0_phypd"), +	PINCTRL_PIN(WMT_PIN_MII0COL, "mii0_col"), +	PINCTRL_PIN(WMT_PIN_MII0CRS, "mii0_crs"), +	PINCTRL_PIN(WMT_PIN_MII0MDIO, "mii0_mdio"), +	PINCTRL_PIN(WMT_PIN_MII0MDC, "mii0_mdc"), +	PINCTRL_PIN(WMT_PIN_SEECS, "see_cs"), +	PINCTRL_PIN(WMT_PIN_SEECK, "see_ck"), +	PINCTRL_PIN(WMT_PIN_SEEDI, "see_di"), +	PINCTRL_PIN(WMT_PIN_SEEDO, "see_do"), +	PINCTRL_PIN(WMT_PIN_IDEDREQ0, "ide_dreq0"), +	PINCTRL_PIN(WMT_PIN_IDEDREQ1, "ide_dreq1"), +	PINCTRL_PIN(WMT_PIN_IDEIOW, "ide_iow"), +	PINCTRL_PIN(WMT_PIN_IDEIOR, "ide_ior"), +	PINCTRL_PIN(WMT_PIN_IDEDACK, "ide_dack"), +	PINCTRL_PIN(WMT_PIN_IDEIORDY, "ide_iordy"), +	PINCTRL_PIN(WMT_PIN_IDEINTRQ, "ide_intrq"), +	PINCTRL_PIN(WMT_PIN_VDIN0, "vdin0"), +	PINCTRL_PIN(WMT_PIN_VDIN1, "vdin1"), +	PINCTRL_PIN(WMT_PIN_VDIN2, "vdin2"), +	PINCTRL_PIN(WMT_PIN_VDIN3, "vdin3"), +	PINCTRL_PIN(WMT_PIN_VDIN4, "vdin4"), +	PINCTRL_PIN(WMT_PIN_VDIN5, "vdin5"), +	PINCTRL_PIN(WMT_PIN_VDIN6, "vdin6"), +	PINCTRL_PIN(WMT_PIN_VDIN7, "vdin7"), +	PINCTRL_PIN(WMT_PIN_VDOUT0, "vdout0"), +	PINCTRL_PIN(WMT_PIN_VDOUT1, "vdout1"), +	PINCTRL_PIN(WMT_PIN_VDOUT2, "vdout2"), +	PINCTRL_PIN(WMT_PIN_VDOUT3, "vdout3"), +	PINCTRL_PIN(WMT_PIN_VDOUT4, "vdout4"), +	PINCTRL_PIN(WMT_PIN_VDOUT5, "vdout5"), +	PINCTRL_PIN(WMT_PIN_NANDCLE0, "nand_cle0"), +	PINCTRL_PIN(WMT_PIN_NANDCLE1, "nand_cle1"), +	PINCTRL_PIN(WMT_PIN_VDOUT6_7, "vdout6_7"), +	PINCTRL_PIN(WMT_PIN_VHSYNC, "vhsync"), +	PINCTRL_PIN(WMT_PIN_VVSYNC, "vvsync"), +	PINCTRL_PIN(WMT_PIN_TSDIN0, "tsdin0"), +	PINCTRL_PIN(WMT_PIN_TSDIN1, "tsdin1"), +	PINCTRL_PIN(WMT_PIN_TSDIN2, "tsdin2"), +	PINCTRL_PIN(WMT_PIN_TSDIN3, "tsdin3"), +	PINCTRL_PIN(WMT_PIN_TSDIN4, "tsdin4"), +	PINCTRL_PIN(WMT_PIN_TSDIN5, "tsdin5"), +	PINCTRL_PIN(WMT_PIN_TSDIN6, "tsdin6"), +	PINCTRL_PIN(WMT_PIN_TSDIN7, "tsdin7"), +	PINCTRL_PIN(WMT_PIN_TSSYNC, "tssync"), +	PINCTRL_PIN(WMT_PIN_TSVALID, "tsvalid"), +	PINCTRL_PIN(WMT_PIN_TSCLK, "tsclk"), +	PINCTRL_PIN(WMT_PIN_LCDD0, "lcd_d0"), +	PINCTRL_PIN(WMT_PIN_LCDD1, "lcd_d1"), +	PINCTRL_PIN(WMT_PIN_LCDD2, "lcd_d2"), +	PINCTRL_PIN(WMT_PIN_LCDD3, "lcd_d3"), +	PINCTRL_PIN(WMT_PIN_LCDD4, "lcd_d4"), +	PINCTRL_PIN(WMT_PIN_LCDD5, "lcd_d5"), +	PINCTRL_PIN(WMT_PIN_LCDD6, "lcd_d6"), +	PINCTRL_PIN(WMT_PIN_LCDD7, "lcd_d7"), +	PINCTRL_PIN(WMT_PIN_LCDD8, "lcd_d8"), +	PINCTRL_PIN(WMT_PIN_LCDD9, "lcd_d9"), +	PINCTRL_PIN(WMT_PIN_LCDD10, "lcd_d10"), +	PINCTRL_PIN(WMT_PIN_LCDD11, "lcd_d11"), +	PINCTRL_PIN(WMT_PIN_LCDD12, "lcd_d12"), +	PINCTRL_PIN(WMT_PIN_LCDD13, "lcd_d13"), +	PINCTRL_PIN(WMT_PIN_LCDD14, "lcd_d14"), +	PINCTRL_PIN(WMT_PIN_LCDD15, "lcd_d15"), +	PINCTRL_PIN(WMT_PIN_LCDD16, "lcd_d16"), +	PINCTRL_PIN(WMT_PIN_LCDD17, "lcd_d17"), +	PINCTRL_PIN(WMT_PIN_LCDCLK, "lcd_clk"), +	PINCTRL_PIN(WMT_PIN_LCDDEN, "lcd_den"), +	PINCTRL_PIN(WMT_PIN_LCDLINE, "lcd_line"), +	PINCTRL_PIN(WMT_PIN_LCDFRM, "lcd_frm"), +	PINCTRL_PIN(WMT_PIN_LCDBIAS, "lcd_bias"), +}; + +/* Order of these names must match the above list */ +static const char * const vt8500_groups[] = { +	"extgpio0", +	"extgpio1", +	"extgpio2", +	"extgpio3", +	"extgpio4", +	"extgpio5", +	"extgpio6", +	"extgpio7", +	"extgpio8", +	"uart0_rts", +	"uart0_txd", +	"uart0_cts", +	"uart0_rxd", +	"uart1_rts", +	"uart1_txd", +	"uart1_cts", +	"uart1_rxd", +	"spi0_clk", +	"spi0_ss", +	"spi0_miso", +	"spi0_mosi", +	"spi1_clk", +	"spi1_ss", +	"spi1_miso", +	"spi1_mosi", +	"spi2_clk", +	"spi2_ss", +	"spi2_miso", +	"spi2_mosi", +	"sd_data0", +	"sd_data1", +	"sd_data2", +	"sd_data3", +	"mmc_data0", +	"mmc_data1", +	"mmc_data2", +	"mmc_data3", +	"sd_clk", +	"sd_wp", +	"sd_cmd", +	"ms_data0", +	"ms_data1", +	"ms_data2", +	"ms_data3", +	"ms_clk", +	"ms_bs", +	"ms_ins", +	"i2c0_scl", +	"i2c0_sda", +	"i2c1_scl", +	"i2c1_sda", +	"mii0_rxd0", +	"mii0_rxd1", +	"mii0_rxd2", +	"mii0_rxd3", +	"mii0_rxclk", +	"mii0_rxdv", +	"mii0_rxerr", +	"mii0_phyrst", +	"mii0_txd0", +	"mii0_txd1", +	"mii0_txd2", +	"mii0_txd3", +	"mii0_txclk", +	"mii0_txen", +	"mii0_txerr", +	"mii0_phypd", +	"mii0_col", +	"mii0_crs", +	"mii0_mdio", +	"mii0_mdc", +	"see_cs", +	"see_ck", +	"see_di", +	"see_do", +	"ide_dreq0", +	"ide_dreq1", +	"ide_iow", +	"ide_ior", +	"ide_dack", +	"ide_iordy", +	"ide_intrq", +	"vdin0", +	"vdin1", +	"vdin2", +	"vdin3", +	"vdin4", +	"vdin5", +	"vdin6", +	"vdin7", +	"vdout0", +	"vdout1", +	"vdout2", +	"vdout3", +	"vdout4", +	"vdout5", +	"nand_cle0", +	"nand_cle1", +	"vdout6_7", +	"vhsync", +	"vvsync", +	"tsdin0", +	"tsdin1", +	"tsdin2", +	"tsdin3", +	"tsdin4", +	"tsdin5", +	"tsdin6", +	"tsdin7", +	"tssync", +	"tsvalid", +	"tsclk", +	"lcd_d0", +	"lcd_d1", +	"lcd_d2", +	"lcd_d3", +	"lcd_d4", +	"lcd_d5", +	"lcd_d6", +	"lcd_d7", +	"lcd_d8", +	"lcd_d9", +	"lcd_d10", +	"lcd_d11", +	"lcd_d12", +	"lcd_d13", +	"lcd_d14", +	"lcd_d15", +	"lcd_d16", +	"lcd_d17", +	"lcd_clk", +	"lcd_den", +	"lcd_line", +	"lcd_frm", +	"lcd_bias", +}; + +static int vt8500_pinctrl_probe(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data; + +	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); +	if (!data) { +		dev_err(&pdev->dev, "failed to allocate data\n"); +		return -ENOMEM; +	} + +	data->banks = vt8500_banks; +	data->nbanks = ARRAY_SIZE(vt8500_banks); +	data->pins = vt8500_pins; +	data->npins = ARRAY_SIZE(vt8500_pins); +	data->groups = vt8500_groups; +	data->ngroups = ARRAY_SIZE(vt8500_groups); + +	return wmt_pinctrl_probe(pdev, data); +} + +static int vt8500_pinctrl_remove(struct platform_device *pdev) +{ +	return wmt_pinctrl_remove(pdev); +} + +static struct of_device_id wmt_pinctrl_of_match[] = { +	{ .compatible = "via,vt8500-pinctrl" }, +	{ /* sentinel */ }, +}; + +static struct platform_driver wmt_pinctrl_driver = { +	.probe	= vt8500_pinctrl_probe, +	.remove	= vt8500_pinctrl_remove, +	.driver = { +		.name	= "pinctrl-vt8500", +		.owner	= THIS_MODULE, +		.of_match_table	= wmt_pinctrl_of_match, +	}, +}; + +module_platform_driver(wmt_pinctrl_driver); + +MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); +MODULE_DESCRIPTION("VIA VT8500 Pincontrol driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, wmt_pinctrl_of_match); diff --git a/drivers/pinctrl/vt8500/pinctrl-wm8505.c b/drivers/pinctrl/vt8500/pinctrl-wm8505.c new file mode 100644 index 00000000000..483ba732694 --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wm8505.c @@ -0,0 +1,532 @@ +/* + * Pinctrl data for Wondermedia WM8505 SoC + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/io.h> +#include <linux/module.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +/* + * Describe the register offsets within the GPIO memory space + * The dedicated external GPIO's should always be listed in bank 0 + * so they are exported in the 0..31 range which is what users + * expect. + * + * Do not reorder these banks as it will change the pin numbering + */ +static const struct wmt_pinctrl_bank_registers wm8505_banks[] = { +	WMT_PINCTRL_BANK(0x64, 0x8C, 0xB4, 0xDC, NO_REG, NO_REG),	/* 0 */ +	WMT_PINCTRL_BANK(0x40, 0x68, 0x90, 0xB8, NO_REG, NO_REG),	/* 1 */ +	WMT_PINCTRL_BANK(0x44, 0x6C, 0x94, 0xBC, NO_REG, NO_REG),	/* 2 */ +	WMT_PINCTRL_BANK(0x48, 0x70, 0x98, 0xC0, NO_REG, NO_REG),	/* 3 */ +	WMT_PINCTRL_BANK(0x4C, 0x74, 0x9C, 0xC4, NO_REG, NO_REG),	/* 4 */ +	WMT_PINCTRL_BANK(0x50, 0x78, 0xA0, 0xC8, NO_REG, NO_REG),	/* 5 */ +	WMT_PINCTRL_BANK(0x54, 0x7C, 0xA4, 0xD0, NO_REG, NO_REG),	/* 6 */ +	WMT_PINCTRL_BANK(0x58, 0x80, 0xA8, 0xD4, NO_REG, NO_REG),	/* 7 */ +	WMT_PINCTRL_BANK(0x5C, 0x84, 0xAC, 0xD8, NO_REG, NO_REG),	/* 8 */ +	WMT_PINCTRL_BANK(0x60, 0x88, 0xB0, 0xDC, NO_REG, NO_REG),	/* 9 */ +	WMT_PINCTRL_BANK(0x500, 0x504, 0x508, 0x50C, NO_REG, NO_REG),	/* 10 */ +}; + +/* Please keep sorted by bank/bit */ +#define WMT_PIN_EXTGPIO0	WMT_PIN(0, 0) +#define WMT_PIN_EXTGPIO1	WMT_PIN(0, 1) +#define WMT_PIN_EXTGPIO2	WMT_PIN(0, 2) +#define WMT_PIN_EXTGPIO3	WMT_PIN(0, 3) +#define WMT_PIN_EXTGPIO4	WMT_PIN(0, 4) +#define WMT_PIN_EXTGPIO5	WMT_PIN(0, 5) +#define WMT_PIN_EXTGPIO6	WMT_PIN(0, 6) +#define WMT_PIN_EXTGPIO7	WMT_PIN(0, 7) +#define WMT_PIN_WAKEUP0		WMT_PIN(0, 16) +#define WMT_PIN_WAKEUP1		WMT_PIN(0, 17) +#define WMT_PIN_WAKEUP2		WMT_PIN(0, 18) +#define WMT_PIN_WAKEUP3		WMT_PIN(0, 19) +#define WMT_PIN_SUSGPIO0	WMT_PIN(0, 21) +#define WMT_PIN_SDDATA0		WMT_PIN(1, 0) +#define WMT_PIN_SDDATA1		WMT_PIN(1, 1) +#define WMT_PIN_SDDATA2		WMT_PIN(1, 2) +#define WMT_PIN_SDDATA3		WMT_PIN(1, 3) +#define WMT_PIN_MMCDATA0	WMT_PIN(1, 4) +#define WMT_PIN_MMCDATA1	WMT_PIN(1, 5) +#define WMT_PIN_MMCDATA2	WMT_PIN(1, 6) +#define WMT_PIN_MMCDATA3	WMT_PIN(1, 7) +#define WMT_PIN_VDIN0		WMT_PIN(2, 0) +#define WMT_PIN_VDIN1		WMT_PIN(2, 1) +#define WMT_PIN_VDIN2		WMT_PIN(2, 2) +#define WMT_PIN_VDIN3		WMT_PIN(2, 3) +#define WMT_PIN_VDIN4		WMT_PIN(2, 4) +#define WMT_PIN_VDIN5		WMT_PIN(2, 5) +#define WMT_PIN_VDIN6		WMT_PIN(2, 6) +#define WMT_PIN_VDIN7		WMT_PIN(2, 7) +#define WMT_PIN_VDOUT0		WMT_PIN(2, 8) +#define WMT_PIN_VDOUT1		WMT_PIN(2, 9) +#define WMT_PIN_VDOUT2		WMT_PIN(2, 10) +#define WMT_PIN_VDOUT3		WMT_PIN(2, 11) +#define WMT_PIN_VDOUT4		WMT_PIN(2, 12) +#define WMT_PIN_VDOUT5		WMT_PIN(2, 13) +#define WMT_PIN_VDOUT6		WMT_PIN(2, 14) +#define WMT_PIN_VDOUT7		WMT_PIN(2, 15) +#define WMT_PIN_VDOUT8		WMT_PIN(2, 16) +#define WMT_PIN_VDOUT9		WMT_PIN(2, 17) +#define WMT_PIN_VDOUT10		WMT_PIN(2, 18) +#define WMT_PIN_VDOUT11		WMT_PIN(2, 19) +#define WMT_PIN_VDOUT12		WMT_PIN(2, 20) +#define WMT_PIN_VDOUT13		WMT_PIN(2, 21) +#define WMT_PIN_VDOUT14		WMT_PIN(2, 22) +#define WMT_PIN_VDOUT15		WMT_PIN(2, 23) +#define WMT_PIN_VDOUT16		WMT_PIN(2, 24) +#define WMT_PIN_VDOUT17		WMT_PIN(2, 25) +#define WMT_PIN_VDOUT18		WMT_PIN(2, 26) +#define WMT_PIN_VDOUT19		WMT_PIN(2, 27) +#define WMT_PIN_VDOUT20		WMT_PIN(2, 28) +#define WMT_PIN_VDOUT21		WMT_PIN(2, 29) +#define WMT_PIN_VDOUT22		WMT_PIN(2, 30) +#define WMT_PIN_VDOUT23		WMT_PIN(2, 31) +#define WMT_PIN_VHSYNC		WMT_PIN(3, 0) +#define WMT_PIN_VVSYNC		WMT_PIN(3, 1) +#define WMT_PIN_VGAHSYNC	WMT_PIN(3, 2) +#define WMT_PIN_VGAVSYNC	WMT_PIN(3, 3) +#define WMT_PIN_VDHSYNC		WMT_PIN(3, 4) +#define WMT_PIN_VDVSYNC		WMT_PIN(3, 5) +#define WMT_PIN_NORD0		WMT_PIN(4, 0) +#define WMT_PIN_NORD1		WMT_PIN(4, 1) +#define WMT_PIN_NORD2		WMT_PIN(4, 2) +#define WMT_PIN_NORD3		WMT_PIN(4, 3) +#define WMT_PIN_NORD4		WMT_PIN(4, 4) +#define WMT_PIN_NORD5		WMT_PIN(4, 5) +#define WMT_PIN_NORD6		WMT_PIN(4, 6) +#define WMT_PIN_NORD7		WMT_PIN(4, 7) +#define WMT_PIN_NORD8		WMT_PIN(4, 8) +#define WMT_PIN_NORD9		WMT_PIN(4, 9) +#define WMT_PIN_NORD10		WMT_PIN(4, 10) +#define WMT_PIN_NORD11		WMT_PIN(4, 11) +#define WMT_PIN_NORD12		WMT_PIN(4, 12) +#define WMT_PIN_NORD13		WMT_PIN(4, 13) +#define WMT_PIN_NORD14		WMT_PIN(4, 14) +#define WMT_PIN_NORD15		WMT_PIN(4, 15) +#define WMT_PIN_NORA0		WMT_PIN(5, 0) +#define WMT_PIN_NORA1		WMT_PIN(5, 1) +#define WMT_PIN_NORA2		WMT_PIN(5, 2) +#define WMT_PIN_NORA3		WMT_PIN(5, 3) +#define WMT_PIN_NORA4		WMT_PIN(5, 4) +#define WMT_PIN_NORA5		WMT_PIN(5, 5) +#define WMT_PIN_NORA6		WMT_PIN(5, 6) +#define WMT_PIN_NORA7		WMT_PIN(5, 7) +#define WMT_PIN_NORA8		WMT_PIN(5, 8) +#define WMT_PIN_NORA9		WMT_PIN(5, 9) +#define WMT_PIN_NORA10		WMT_PIN(5, 10) +#define WMT_PIN_NORA11		WMT_PIN(5, 11) +#define WMT_PIN_NORA12		WMT_PIN(5, 12) +#define WMT_PIN_NORA13		WMT_PIN(5, 13) +#define WMT_PIN_NORA14		WMT_PIN(5, 14) +#define WMT_PIN_NORA15		WMT_PIN(5, 15) +#define WMT_PIN_NORA16		WMT_PIN(5, 16) +#define WMT_PIN_NORA17		WMT_PIN(5, 17) +#define WMT_PIN_NORA18		WMT_PIN(5, 18) +#define WMT_PIN_NORA19		WMT_PIN(5, 19) +#define WMT_PIN_NORA20		WMT_PIN(5, 20) +#define WMT_PIN_NORA21		WMT_PIN(5, 21) +#define WMT_PIN_NORA22		WMT_PIN(5, 22) +#define WMT_PIN_NORA23		WMT_PIN(5, 23) +#define WMT_PIN_NORA24		WMT_PIN(5, 24) +#define WMT_PIN_AC97SDI		WMT_PIN(6, 0) +#define WMT_PIN_AC97SYNC	WMT_PIN(6, 1) +#define WMT_PIN_AC97SDO		WMT_PIN(6, 2) +#define WMT_PIN_AC97BCLK	WMT_PIN(6, 3) +#define WMT_PIN_AC97RST		WMT_PIN(6, 4) +#define WMT_PIN_SFDO		WMT_PIN(7, 0) +#define WMT_PIN_SFCS0		WMT_PIN(7, 1) +#define WMT_PIN_SFCS1		WMT_PIN(7, 2) +#define WMT_PIN_SFCLK		WMT_PIN(7, 3) +#define WMT_PIN_SFDI		WMT_PIN(7, 4) +#define WMT_PIN_SPI0CLK		WMT_PIN(8, 0) +#define WMT_PIN_SPI0MISO	WMT_PIN(8, 1) +#define WMT_PIN_SPI0MOSI	WMT_PIN(8, 2) +#define WMT_PIN_SPI0SS		WMT_PIN(8, 3) +#define WMT_PIN_SPI1CLK		WMT_PIN(8, 4) +#define WMT_PIN_SPI1MISO	WMT_PIN(8, 5) +#define WMT_PIN_SPI1MOSI	WMT_PIN(8, 6) +#define WMT_PIN_SPI1SS		WMT_PIN(8, 7) +#define WMT_PIN_SPI2CLK		WMT_PIN(8, 8) +#define WMT_PIN_SPI2MISO	WMT_PIN(8, 9) +#define WMT_PIN_SPI2MOSI	WMT_PIN(8, 10) +#define WMT_PIN_SPI2SS		WMT_PIN(8, 11) +#define WMT_PIN_UART0_RTS	WMT_PIN(9, 0) +#define WMT_PIN_UART0_TXD	WMT_PIN(9, 1) +#define WMT_PIN_UART0_CTS	WMT_PIN(9, 2) +#define WMT_PIN_UART0_RXD	WMT_PIN(9, 3) +#define WMT_PIN_UART1_RTS	WMT_PIN(9, 4) +#define WMT_PIN_UART1_TXD	WMT_PIN(9, 5) +#define WMT_PIN_UART1_CTS	WMT_PIN(9, 6) +#define WMT_PIN_UART1_RXD	WMT_PIN(9, 7) +#define WMT_PIN_UART2_RTS	WMT_PIN(9, 8) +#define WMT_PIN_UART2_TXD	WMT_PIN(9, 9) +#define WMT_PIN_UART2_CTS	WMT_PIN(9, 10) +#define WMT_PIN_UART2_RXD	WMT_PIN(9, 11) +#define WMT_PIN_UART3_RTS	WMT_PIN(9, 12) +#define WMT_PIN_UART3_TXD	WMT_PIN(9, 13) +#define WMT_PIN_UART3_CTS	WMT_PIN(9, 14) +#define WMT_PIN_UART3_RXD	WMT_PIN(9, 15) +#define WMT_PIN_I2C0SCL		WMT_PIN(10, 0) +#define WMT_PIN_I2C0SDA		WMT_PIN(10, 1) +#define WMT_PIN_I2C1SCL		WMT_PIN(10, 2) +#define WMT_PIN_I2C1SDA		WMT_PIN(10, 3) +#define WMT_PIN_I2C2SCL		WMT_PIN(10, 4) +#define WMT_PIN_I2C2SDA		WMT_PIN(10, 5) + +static const struct pinctrl_pin_desc wm8505_pins[] = { +	PINCTRL_PIN(WMT_PIN_EXTGPIO0, "extgpio0"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO1, "extgpio1"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO2, "extgpio2"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO3, "extgpio3"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO4, "extgpio4"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO5, "extgpio5"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO6, "extgpio6"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO7, "extgpio7"), +	PINCTRL_PIN(WMT_PIN_WAKEUP0, "wakeup0"), +	PINCTRL_PIN(WMT_PIN_WAKEUP1, "wakeup1"), +	PINCTRL_PIN(WMT_PIN_WAKEUP2, "wakeup2"), +	PINCTRL_PIN(WMT_PIN_WAKEUP3, "wakeup3"), +	PINCTRL_PIN(WMT_PIN_SUSGPIO0, "susgpio0"), +	PINCTRL_PIN(WMT_PIN_SDDATA0, "sd_data0"), +	PINCTRL_PIN(WMT_PIN_SDDATA1, "sd_data1"), +	PINCTRL_PIN(WMT_PIN_SDDATA2, "sd_data2"), +	PINCTRL_PIN(WMT_PIN_SDDATA3, "sd_data3"), +	PINCTRL_PIN(WMT_PIN_MMCDATA0, "mmc_data0"), +	PINCTRL_PIN(WMT_PIN_MMCDATA1, "mmc_data1"), +	PINCTRL_PIN(WMT_PIN_MMCDATA2, "mmc_data2"), +	PINCTRL_PIN(WMT_PIN_MMCDATA3, "mmc_data3"), +	PINCTRL_PIN(WMT_PIN_VDIN0, "vdin0"), +	PINCTRL_PIN(WMT_PIN_VDIN1, "vdin1"), +	PINCTRL_PIN(WMT_PIN_VDIN2, "vdin2"), +	PINCTRL_PIN(WMT_PIN_VDIN3, "vdin3"), +	PINCTRL_PIN(WMT_PIN_VDIN4, "vdin4"), +	PINCTRL_PIN(WMT_PIN_VDIN5, "vdin5"), +	PINCTRL_PIN(WMT_PIN_VDIN6, "vdin6"), +	PINCTRL_PIN(WMT_PIN_VDIN7, "vdin7"), +	PINCTRL_PIN(WMT_PIN_VDOUT0, "vdout0"), +	PINCTRL_PIN(WMT_PIN_VDOUT1, "vdout1"), +	PINCTRL_PIN(WMT_PIN_VDOUT2, "vdout2"), +	PINCTRL_PIN(WMT_PIN_VDOUT3, "vdout3"), +	PINCTRL_PIN(WMT_PIN_VDOUT4, "vdout4"), +	PINCTRL_PIN(WMT_PIN_VDOUT5, "vdout5"), +	PINCTRL_PIN(WMT_PIN_VDOUT6, "vdout6"), +	PINCTRL_PIN(WMT_PIN_VDOUT7, "vdout7"), +	PINCTRL_PIN(WMT_PIN_VDOUT8, "vdout8"), +	PINCTRL_PIN(WMT_PIN_VDOUT9, "vdout9"), +	PINCTRL_PIN(WMT_PIN_VDOUT10, "vdout10"), +	PINCTRL_PIN(WMT_PIN_VDOUT11, "vdout11"), +	PINCTRL_PIN(WMT_PIN_VDOUT12, "vdout12"), +	PINCTRL_PIN(WMT_PIN_VDOUT13, "vdout13"), +	PINCTRL_PIN(WMT_PIN_VDOUT14, "vdout14"), +	PINCTRL_PIN(WMT_PIN_VDOUT15, "vdout15"), +	PINCTRL_PIN(WMT_PIN_VDOUT16, "vdout16"), +	PINCTRL_PIN(WMT_PIN_VDOUT17, "vdout17"), +	PINCTRL_PIN(WMT_PIN_VDOUT18, "vdout18"), +	PINCTRL_PIN(WMT_PIN_VDOUT19, "vdout19"), +	PINCTRL_PIN(WMT_PIN_VDOUT20, "vdout20"), +	PINCTRL_PIN(WMT_PIN_VDOUT21, "vdout21"), +	PINCTRL_PIN(WMT_PIN_VDOUT22, "vdout22"), +	PINCTRL_PIN(WMT_PIN_VDOUT23, "vdout23"), +	PINCTRL_PIN(WMT_PIN_VHSYNC, "v_hsync"), +	PINCTRL_PIN(WMT_PIN_VVSYNC, "v_vsync"), +	PINCTRL_PIN(WMT_PIN_VGAHSYNC, "vga_hsync"), +	PINCTRL_PIN(WMT_PIN_VGAVSYNC, "vga_vsync"), +	PINCTRL_PIN(WMT_PIN_VDHSYNC, "vd_hsync"), +	PINCTRL_PIN(WMT_PIN_VDVSYNC, "vd_vsync"), +	PINCTRL_PIN(WMT_PIN_NORD0, "nor_d0"), +	PINCTRL_PIN(WMT_PIN_NORD1, "nor_d1"), +	PINCTRL_PIN(WMT_PIN_NORD2, "nor_d2"), +	PINCTRL_PIN(WMT_PIN_NORD3, "nor_d3"), +	PINCTRL_PIN(WMT_PIN_NORD4, "nor_d4"), +	PINCTRL_PIN(WMT_PIN_NORD5, "nor_d5"), +	PINCTRL_PIN(WMT_PIN_NORD6, "nor_d6"), +	PINCTRL_PIN(WMT_PIN_NORD7, "nor_d7"), +	PINCTRL_PIN(WMT_PIN_NORD8, "nor_d8"), +	PINCTRL_PIN(WMT_PIN_NORD9, "nor_d9"), +	PINCTRL_PIN(WMT_PIN_NORD10, "nor_d10"), +	PINCTRL_PIN(WMT_PIN_NORD11, "nor_d11"), +	PINCTRL_PIN(WMT_PIN_NORD12, "nor_d12"), +	PINCTRL_PIN(WMT_PIN_NORD13, "nor_d13"), +	PINCTRL_PIN(WMT_PIN_NORD14, "nor_d14"), +	PINCTRL_PIN(WMT_PIN_NORD15, "nor_d15"), +	PINCTRL_PIN(WMT_PIN_NORA0, "nor_a0"), +	PINCTRL_PIN(WMT_PIN_NORA1, "nor_a1"), +	PINCTRL_PIN(WMT_PIN_NORA2, "nor_a2"), +	PINCTRL_PIN(WMT_PIN_NORA3, "nor_a3"), +	PINCTRL_PIN(WMT_PIN_NORA4, "nor_a4"), +	PINCTRL_PIN(WMT_PIN_NORA5, "nor_a5"), +	PINCTRL_PIN(WMT_PIN_NORA6, "nor_a6"), +	PINCTRL_PIN(WMT_PIN_NORA7, "nor_a7"), +	PINCTRL_PIN(WMT_PIN_NORA8, "nor_a8"), +	PINCTRL_PIN(WMT_PIN_NORA9, "nor_a9"), +	PINCTRL_PIN(WMT_PIN_NORA10, "nor_a10"), +	PINCTRL_PIN(WMT_PIN_NORA11, "nor_a11"), +	PINCTRL_PIN(WMT_PIN_NORA12, "nor_a12"), +	PINCTRL_PIN(WMT_PIN_NORA13, "nor_a13"), +	PINCTRL_PIN(WMT_PIN_NORA14, "nor_a14"), +	PINCTRL_PIN(WMT_PIN_NORA15, "nor_a15"), +	PINCTRL_PIN(WMT_PIN_NORA16, "nor_a16"), +	PINCTRL_PIN(WMT_PIN_NORA17, "nor_a17"), +	PINCTRL_PIN(WMT_PIN_NORA18, "nor_a18"), +	PINCTRL_PIN(WMT_PIN_NORA19, "nor_a19"), +	PINCTRL_PIN(WMT_PIN_NORA20, "nor_a20"), +	PINCTRL_PIN(WMT_PIN_NORA21, "nor_a21"), +	PINCTRL_PIN(WMT_PIN_NORA22, "nor_a22"), +	PINCTRL_PIN(WMT_PIN_NORA23, "nor_a23"), +	PINCTRL_PIN(WMT_PIN_NORA24, "nor_a24"), +	PINCTRL_PIN(WMT_PIN_AC97SDI, "ac97_sdi"), +	PINCTRL_PIN(WMT_PIN_AC97SYNC, "ac97_sync"), +	PINCTRL_PIN(WMT_PIN_AC97SDO, "ac97_sdo"), +	PINCTRL_PIN(WMT_PIN_AC97BCLK, "ac97_bclk"), +	PINCTRL_PIN(WMT_PIN_AC97RST, "ac97_rst"), +	PINCTRL_PIN(WMT_PIN_SFDO, "sf_do"), +	PINCTRL_PIN(WMT_PIN_SFCS0, "sf_cs0"), +	PINCTRL_PIN(WMT_PIN_SFCS1, "sf_cs1"), +	PINCTRL_PIN(WMT_PIN_SFCLK, "sf_clk"), +	PINCTRL_PIN(WMT_PIN_SFDI, "sf_di"), +	PINCTRL_PIN(WMT_PIN_SPI0CLK, "spi0_clk"), +	PINCTRL_PIN(WMT_PIN_SPI0MISO, "spi0_miso"), +	PINCTRL_PIN(WMT_PIN_SPI0MOSI, "spi0_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI0SS, "spi0_ss"), +	PINCTRL_PIN(WMT_PIN_SPI1CLK, "spi1_clk"), +	PINCTRL_PIN(WMT_PIN_SPI1MISO, "spi1_miso"), +	PINCTRL_PIN(WMT_PIN_SPI1MOSI, "spi1_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI1SS, "spi1_ss"), +	PINCTRL_PIN(WMT_PIN_SPI2CLK, "spi2_clk"), +	PINCTRL_PIN(WMT_PIN_SPI2MISO, "spi2_miso"), +	PINCTRL_PIN(WMT_PIN_SPI2MOSI, "spi2_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI2SS, "spi2_ss"), +	PINCTRL_PIN(WMT_PIN_UART0_RTS, "uart0_rts"), +	PINCTRL_PIN(WMT_PIN_UART0_TXD, "uart0_txd"), +	PINCTRL_PIN(WMT_PIN_UART0_CTS, "uart0_cts"), +	PINCTRL_PIN(WMT_PIN_UART0_RXD, "uart0_rxd"), +	PINCTRL_PIN(WMT_PIN_UART1_RTS, "uart1_rts"), +	PINCTRL_PIN(WMT_PIN_UART1_TXD, "uart1_txd"), +	PINCTRL_PIN(WMT_PIN_UART1_CTS, "uart1_cts"), +	PINCTRL_PIN(WMT_PIN_UART1_RXD, "uart1_rxd"), +	PINCTRL_PIN(WMT_PIN_UART2_RTS, "uart2_rts"), +	PINCTRL_PIN(WMT_PIN_UART2_TXD, "uart2_txd"), +	PINCTRL_PIN(WMT_PIN_UART2_CTS, "uart2_cts"), +	PINCTRL_PIN(WMT_PIN_UART2_RXD, "uart2_rxd"), +	PINCTRL_PIN(WMT_PIN_UART3_RTS, "uart3_rts"), +	PINCTRL_PIN(WMT_PIN_UART3_TXD, "uart3_txd"), +	PINCTRL_PIN(WMT_PIN_UART3_CTS, "uart3_cts"), +	PINCTRL_PIN(WMT_PIN_UART3_RXD, "uart3_rxd"), +	PINCTRL_PIN(WMT_PIN_I2C0SCL, "i2c0_scl"), +	PINCTRL_PIN(WMT_PIN_I2C0SDA, "i2c0_sda"), +	PINCTRL_PIN(WMT_PIN_I2C1SCL, "i2c1_scl"), +	PINCTRL_PIN(WMT_PIN_I2C1SDA, "i2c1_sda"), +	PINCTRL_PIN(WMT_PIN_I2C2SCL, "i2c2_scl"), +	PINCTRL_PIN(WMT_PIN_I2C2SDA, "i2c2_sda"), +}; + +/* Order of these names must match the above list */ +static const char * const wm8505_groups[] = { +	"extgpio0", +	"extgpio1", +	"extgpio2", +	"extgpio3", +	"extgpio4", +	"extgpio5", +	"extgpio6", +	"extgpio7", +	"wakeup0", +	"wakeup1", +	"wakeup2", +	"wakeup3", +	"susgpio0", +	"sd_data0", +	"sd_data1", +	"sd_data2", +	"sd_data3", +	"mmc_data0", +	"mmc_data1", +	"mmc_data2", +	"mmc_data3", +	"vdin0", +	"vdin1", +	"vdin2", +	"vdin3", +	"vdin4", +	"vdin5", +	"vdin6", +	"vdin7", +	"vdout0", +	"vdout1", +	"vdout2", +	"vdout3", +	"vdout4", +	"vdout5", +	"vdout6", +	"vdout7", +	"vdout8", +	"vdout9", +	"vdout10", +	"vdout11", +	"vdout12", +	"vdout13", +	"vdout14", +	"vdout15", +	"vdout16", +	"vdout17", +	"vdout18", +	"vdout19", +	"vdout20", +	"vdout21", +	"vdout22", +	"vdout23", +	"v_hsync", +	"v_vsync", +	"vga_hsync", +	"vga_vsync", +	"vd_hsync", +	"vd_vsync", +	"nor_d0", +	"nor_d1", +	"nor_d2", +	"nor_d3", +	"nor_d4", +	"nor_d5", +	"nor_d6", +	"nor_d7", +	"nor_d8", +	"nor_d9", +	"nor_d10", +	"nor_d11", +	"nor_d12", +	"nor_d13", +	"nor_d14", +	"nor_d15", +	"nor_a0", +	"nor_a1", +	"nor_a2", +	"nor_a3", +	"nor_a4", +	"nor_a5", +	"nor_a6", +	"nor_a7", +	"nor_a8", +	"nor_a9", +	"nor_a10", +	"nor_a11", +	"nor_a12", +	"nor_a13", +	"nor_a14", +	"nor_a15", +	"nor_a16", +	"nor_a17", +	"nor_a18", +	"nor_a19", +	"nor_a20", +	"nor_a21", +	"nor_a22", +	"nor_a23", +	"nor_a24", +	"ac97_sdi", +	"ac97_sync", +	"ac97_sdo", +	"ac97_bclk", +	"ac97_rst", +	"sf_do", +	"sf_cs0", +	"sf_cs1", +	"sf_clk", +	"sf_di", +	"spi0_clk", +	"spi0_miso", +	"spi0_mosi", +	"spi0_ss", +	"spi1_clk", +	"spi1_miso", +	"spi1_mosi", +	"spi1_ss", +	"spi2_clk", +	"spi2_miso", +	"spi2_mosi", +	"spi2_ss", +	"uart0_rts", +	"uart0_txd", +	"uart0_cts", +	"uart0_rxd", +	"uart1_rts", +	"uart1_txd", +	"uart1_cts", +	"uart1_rxd", +	"uart2_rts", +	"uart2_txd", +	"uart2_cts", +	"uart2_rxd", +	"uart3_rts", +	"uart3_txd", +	"uart3_cts", +	"uart3_rxd", +	"i2c0_scl", +	"i2c0_sda", +	"i2c1_scl", +	"i2c1_sda", +	"i2c2_scl", +	"i2c2_sda", +}; + +static int wm8505_pinctrl_probe(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data; + +	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); +	if (!data) { +		dev_err(&pdev->dev, "failed to allocate data\n"); +		return -ENOMEM; +	} + +	data->banks = wm8505_banks; +	data->nbanks = ARRAY_SIZE(wm8505_banks); +	data->pins = wm8505_pins; +	data->npins = ARRAY_SIZE(wm8505_pins); +	data->groups = wm8505_groups; +	data->ngroups = ARRAY_SIZE(wm8505_groups); + +	return wmt_pinctrl_probe(pdev, data); +} + +static int wm8505_pinctrl_remove(struct platform_device *pdev) +{ +	return wmt_pinctrl_remove(pdev); +} + +static struct of_device_id wmt_pinctrl_of_match[] = { +	{ .compatible = "wm,wm8505-pinctrl" }, +	{ /* sentinel */ }, +}; + +static struct platform_driver wmt_pinctrl_driver = { +	.probe	= wm8505_pinctrl_probe, +	.remove	= wm8505_pinctrl_remove, +	.driver = { +		.name	= "pinctrl-wm8505", +		.owner	= THIS_MODULE, +		.of_match_table	= wmt_pinctrl_of_match, +	}, +}; + +module_platform_driver(wmt_pinctrl_driver); + +MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); +MODULE_DESCRIPTION("Wondermedia WM8505 Pincontrol driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, wmt_pinctrl_of_match); diff --git a/drivers/pinctrl/vt8500/pinctrl-wm8650.c b/drivers/pinctrl/vt8500/pinctrl-wm8650.c new file mode 100644 index 00000000000..7de57f06315 --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wm8650.c @@ -0,0 +1,370 @@ +/* + * Pinctrl data for Wondermedia WM8650 SoC + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/io.h> +#include <linux/module.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +/* + * Describe the register offsets within the GPIO memory space + * The dedicated external GPIO's should always be listed in bank 0 + * so they are exported in the 0..31 range which is what users + * expect. + * + * Do not reorder these banks as it will change the pin numbering + */ +static const struct wmt_pinctrl_bank_registers wm8650_banks[] = { +	WMT_PINCTRL_BANK(0x40, 0x80, 0xC0, 0x00, 0x480, 0x4C0),		/* 0 */ +	WMT_PINCTRL_BANK(0x44, 0x84, 0xC4, 0x04, 0x484, 0x4C4),		/* 1 */ +	WMT_PINCTRL_BANK(0x48, 0x88, 0xC8, 0x08, 0x488, 0x4C8),		/* 2 */ +	WMT_PINCTRL_BANK(0x4C, 0x8C, 0xCC, 0x0C, 0x48C, 0x4CC),		/* 3 */ +	WMT_PINCTRL_BANK(0x50, 0x90, 0xD0, 0x10, 0x490, 0x4D0),		/* 4 */ +	WMT_PINCTRL_BANK(0x54, 0x94, 0xD4, 0x14, 0x494, 0x4D4),		/* 5 */ +	WMT_PINCTRL_BANK(0x58, 0x98, 0xD8, 0x18, 0x498, 0x4D8),		/* 6 */ +	WMT_PINCTRL_BANK(0x5C, 0x9C, 0xDC, 0x1C, 0x49C, 0x4DC),		/* 7 */ +}; + +/* Please keep sorted by bank/bit */ +#define WMT_PIN_EXTGPIO0	WMT_PIN(0, 0) +#define WMT_PIN_EXTGPIO1	WMT_PIN(0, 1) +#define WMT_PIN_EXTGPIO2	WMT_PIN(0, 2) +#define WMT_PIN_EXTGPIO3	WMT_PIN(0, 3) +#define WMT_PIN_EXTGPIO4	WMT_PIN(0, 4) +#define WMT_PIN_EXTGPIO5	WMT_PIN(0, 5) +#define WMT_PIN_EXTGPIO6	WMT_PIN(0, 6) +#define WMT_PIN_EXTGPIO7	WMT_PIN(0, 7) +#define WMT_PIN_WAKEUP0		WMT_PIN(0, 16) +#define WMT_PIN_WAKEUP1		WMT_PIN(0, 17) +#define WMT_PIN_SUSGPIO0	WMT_PIN(0, 21) +#define WMT_PIN_SD0CD		WMT_PIN(0, 28) +#define WMT_PIN_SD1CD		WMT_PIN(0, 29) +#define WMT_PIN_VDOUT0		WMT_PIN(1, 0) +#define WMT_PIN_VDOUT1		WMT_PIN(1, 1) +#define WMT_PIN_VDOUT2		WMT_PIN(1, 2) +#define WMT_PIN_VDOUT3		WMT_PIN(1, 3) +#define WMT_PIN_VDOUT4		WMT_PIN(1, 4) +#define WMT_PIN_VDOUT5		WMT_PIN(1, 5) +#define WMT_PIN_VDOUT6		WMT_PIN(1, 6) +#define WMT_PIN_VDOUT7		WMT_PIN(1, 7) +#define WMT_PIN_VDOUT8		WMT_PIN(1, 8) +#define WMT_PIN_VDOUT9		WMT_PIN(1, 9) +#define WMT_PIN_VDOUT10		WMT_PIN(1, 10) +#define WMT_PIN_VDOUT11		WMT_PIN(1, 11) +#define WMT_PIN_VDOUT12		WMT_PIN(1, 12) +#define WMT_PIN_VDOUT13		WMT_PIN(1, 13) +#define WMT_PIN_VDOUT14		WMT_PIN(1, 14) +#define WMT_PIN_VDOUT15		WMT_PIN(1, 15) +#define WMT_PIN_VDOUT16		WMT_PIN(1, 16) +#define WMT_PIN_VDOUT17		WMT_PIN(1, 17) +#define WMT_PIN_VDOUT18		WMT_PIN(1, 18) +#define WMT_PIN_VDOUT19		WMT_PIN(1, 19) +#define WMT_PIN_VDOUT20		WMT_PIN(1, 20) +#define WMT_PIN_VDOUT21		WMT_PIN(1, 21) +#define WMT_PIN_VDOUT22		WMT_PIN(1, 22) +#define WMT_PIN_VDOUT23		WMT_PIN(1, 23) +#define WMT_PIN_VDIN0		WMT_PIN(2, 0) +#define WMT_PIN_VDIN1		WMT_PIN(2, 1) +#define WMT_PIN_VDIN2		WMT_PIN(2, 2) +#define WMT_PIN_VDIN3		WMT_PIN(2, 3) +#define WMT_PIN_VDIN4		WMT_PIN(2, 4) +#define WMT_PIN_VDIN5		WMT_PIN(2, 5) +#define WMT_PIN_VDIN6		WMT_PIN(2, 6) +#define WMT_PIN_VDIN7		WMT_PIN(2, 7) +#define WMT_PIN_I2C1SCL		WMT_PIN(2, 12) +#define WMT_PIN_I2C1SDA		WMT_PIN(2, 13) +#define WMT_PIN_SPI0MOSI	WMT_PIN(2, 24) +#define WMT_PIN_SPI0MISO	WMT_PIN(2, 25) +#define WMT_PIN_SPI0SS0		WMT_PIN(2, 26) +#define WMT_PIN_SPI0CLK		WMT_PIN(2, 27) +#define WMT_PIN_SD0DATA0	WMT_PIN(3, 8) +#define WMT_PIN_SD0DATA1	WMT_PIN(3, 9) +#define WMT_PIN_SD0DATA2	WMT_PIN(3, 10) +#define WMT_PIN_SD0DATA3	WMT_PIN(3, 11) +#define WMT_PIN_SD0CLK		WMT_PIN(3, 12) +#define WMT_PIN_SD0WP		WMT_PIN(3, 13) +#define WMT_PIN_SD0CMD		WMT_PIN(3, 14) +#define WMT_PIN_SD1DATA0	WMT_PIN(3, 24) +#define WMT_PIN_SD1DATA1	WMT_PIN(3, 25) +#define WMT_PIN_SD1DATA2	WMT_PIN(3, 26) +#define WMT_PIN_SD1DATA3	WMT_PIN(3, 27) +#define WMT_PIN_SD1DATA4	WMT_PIN(3, 28) +#define WMT_PIN_SD1DATA5	WMT_PIN(3, 29) +#define WMT_PIN_SD1DATA6	WMT_PIN(3, 30) +#define WMT_PIN_SD1DATA7	WMT_PIN(3, 31) +#define WMT_PIN_I2C0SCL		WMT_PIN(5, 8) +#define WMT_PIN_I2C0SDA		WMT_PIN(5, 9) +#define WMT_PIN_UART0RTS	WMT_PIN(5, 16) +#define WMT_PIN_UART0TXD	WMT_PIN(5, 17) +#define WMT_PIN_UART0CTS	WMT_PIN(5, 18) +#define WMT_PIN_UART0RXD	WMT_PIN(5, 19) +#define WMT_PIN_UART1RTS	WMT_PIN(5, 20) +#define WMT_PIN_UART1TXD	WMT_PIN(5, 21) +#define WMT_PIN_UART1CTS	WMT_PIN(5, 22) +#define WMT_PIN_UART1RXD	WMT_PIN(5, 23) +#define WMT_PIN_UART2RTS	WMT_PIN(5, 24) +#define WMT_PIN_UART2TXD	WMT_PIN(5, 25) +#define WMT_PIN_UART2CTS	WMT_PIN(5, 26) +#define WMT_PIN_UART2RXD	WMT_PIN(5, 27) +#define WMT_PIN_UART3RTS	WMT_PIN(5, 28) +#define WMT_PIN_UART3TXD	WMT_PIN(5, 29) +#define WMT_PIN_UART3CTS	WMT_PIN(5, 30) +#define WMT_PIN_UART3RXD	WMT_PIN(5, 31) +#define WMT_PIN_KPADROW0	WMT_PIN(6, 16) +#define WMT_PIN_KPADROW1	WMT_PIN(6, 17) +#define WMT_PIN_KPADCOL0	WMT_PIN(6, 18) +#define WMT_PIN_KPADCOL1	WMT_PIN(6, 19) +#define WMT_PIN_SD1CLK		WMT_PIN(7, 0) +#define WMT_PIN_SD1CMD		WMT_PIN(7, 1) +#define WMT_PIN_SD1WP		WMT_PIN(7, 13) + +static const struct pinctrl_pin_desc wm8650_pins[] = { +	PINCTRL_PIN(WMT_PIN_EXTGPIO0, "extgpio0"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO1, "extgpio1"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO2, "extgpio2"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO3, "extgpio3"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO4, "extgpio4"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO5, "extgpio5"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO6, "extgpio6"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO7, "extgpio7"), +	PINCTRL_PIN(WMT_PIN_WAKEUP0, "wakeup0"), +	PINCTRL_PIN(WMT_PIN_WAKEUP1, "wakeup1"), +	PINCTRL_PIN(WMT_PIN_SUSGPIO0, "susgpio0"), +	PINCTRL_PIN(WMT_PIN_SD0CD, "sd0_cd"), +	PINCTRL_PIN(WMT_PIN_SD1CD, "sd1_cd"), +	PINCTRL_PIN(WMT_PIN_VDOUT0, "vdout0"), +	PINCTRL_PIN(WMT_PIN_VDOUT1, "vdout1"), +	PINCTRL_PIN(WMT_PIN_VDOUT2, "vdout2"), +	PINCTRL_PIN(WMT_PIN_VDOUT3, "vdout3"), +	PINCTRL_PIN(WMT_PIN_VDOUT4, "vdout4"), +	PINCTRL_PIN(WMT_PIN_VDOUT5, "vdout5"), +	PINCTRL_PIN(WMT_PIN_VDOUT6, "vdout6"), +	PINCTRL_PIN(WMT_PIN_VDOUT7, "vdout7"), +	PINCTRL_PIN(WMT_PIN_VDOUT8, "vdout8"), +	PINCTRL_PIN(WMT_PIN_VDOUT9, "vdout9"), +	PINCTRL_PIN(WMT_PIN_VDOUT10, "vdout10"), +	PINCTRL_PIN(WMT_PIN_VDOUT11, "vdout11"), +	PINCTRL_PIN(WMT_PIN_VDOUT12, "vdout12"), +	PINCTRL_PIN(WMT_PIN_VDOUT13, "vdout13"), +	PINCTRL_PIN(WMT_PIN_VDOUT14, "vdout14"), +	PINCTRL_PIN(WMT_PIN_VDOUT15, "vdout15"), +	PINCTRL_PIN(WMT_PIN_VDOUT16, "vdout16"), +	PINCTRL_PIN(WMT_PIN_VDOUT17, "vdout17"), +	PINCTRL_PIN(WMT_PIN_VDOUT18, "vdout18"), +	PINCTRL_PIN(WMT_PIN_VDOUT19, "vdout19"), +	PINCTRL_PIN(WMT_PIN_VDOUT20, "vdout20"), +	PINCTRL_PIN(WMT_PIN_VDOUT21, "vdout21"), +	PINCTRL_PIN(WMT_PIN_VDOUT22, "vdout22"), +	PINCTRL_PIN(WMT_PIN_VDOUT23, "vdout23"), +	PINCTRL_PIN(WMT_PIN_VDIN0, "vdin0"), +	PINCTRL_PIN(WMT_PIN_VDIN1, "vdin1"), +	PINCTRL_PIN(WMT_PIN_VDIN2, "vdin2"), +	PINCTRL_PIN(WMT_PIN_VDIN3, "vdin3"), +	PINCTRL_PIN(WMT_PIN_VDIN4, "vdin4"), +	PINCTRL_PIN(WMT_PIN_VDIN5, "vdin5"), +	PINCTRL_PIN(WMT_PIN_VDIN6, "vdin6"), +	PINCTRL_PIN(WMT_PIN_VDIN7, "vdin7"), +	PINCTRL_PIN(WMT_PIN_I2C1SCL, "i2c1_scl"), +	PINCTRL_PIN(WMT_PIN_I2C1SDA, "i2c1_sda"), +	PINCTRL_PIN(WMT_PIN_SPI0MOSI, "spi0_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI0MISO, "spi0_miso"), +	PINCTRL_PIN(WMT_PIN_SPI0SS0, "spi0_ss0"), +	PINCTRL_PIN(WMT_PIN_SPI0CLK, "spi0_clk"), +	PINCTRL_PIN(WMT_PIN_SD0DATA0, "sd0_data0"), +	PINCTRL_PIN(WMT_PIN_SD0DATA1, "sd0_data1"), +	PINCTRL_PIN(WMT_PIN_SD0DATA2, "sd0_data2"), +	PINCTRL_PIN(WMT_PIN_SD0DATA3, "sd0_data3"), +	PINCTRL_PIN(WMT_PIN_SD0CLK, "sd0_clk"), +	PINCTRL_PIN(WMT_PIN_SD0WP, "sd0_wp"), +	PINCTRL_PIN(WMT_PIN_SD0CMD, "sd0_cmd"), +	PINCTRL_PIN(WMT_PIN_SD1DATA0, "sd1_data0"), +	PINCTRL_PIN(WMT_PIN_SD1DATA1, "sd1_data1"), +	PINCTRL_PIN(WMT_PIN_SD1DATA2, "sd1_data2"), +	PINCTRL_PIN(WMT_PIN_SD1DATA3, "sd1_data3"), +	PINCTRL_PIN(WMT_PIN_SD1DATA4, "sd1_data4"), +	PINCTRL_PIN(WMT_PIN_SD1DATA5, "sd1_data5"), +	PINCTRL_PIN(WMT_PIN_SD1DATA6, "sd1_data6"), +	PINCTRL_PIN(WMT_PIN_SD1DATA7, "sd1_data7"), +	PINCTRL_PIN(WMT_PIN_I2C0SCL, "i2c0_scl"), +	PINCTRL_PIN(WMT_PIN_I2C0SDA, "i2c0_sda"), +	PINCTRL_PIN(WMT_PIN_UART0RTS, "uart0_rts"), +	PINCTRL_PIN(WMT_PIN_UART0TXD, "uart0_txd"), +	PINCTRL_PIN(WMT_PIN_UART0CTS, "uart0_cts"), +	PINCTRL_PIN(WMT_PIN_UART0RXD, "uart0_rxd"), +	PINCTRL_PIN(WMT_PIN_UART1RTS, "uart1_rts"), +	PINCTRL_PIN(WMT_PIN_UART1TXD, "uart1_txd"), +	PINCTRL_PIN(WMT_PIN_UART1CTS, "uart1_cts"), +	PINCTRL_PIN(WMT_PIN_UART1RXD, "uart1_rxd"), +	PINCTRL_PIN(WMT_PIN_UART2RTS, "uart2_rts"), +	PINCTRL_PIN(WMT_PIN_UART2TXD, "uart2_txd"), +	PINCTRL_PIN(WMT_PIN_UART2CTS, "uart2_cts"), +	PINCTRL_PIN(WMT_PIN_UART2RXD, "uart2_rxd"), +	PINCTRL_PIN(WMT_PIN_UART3RTS, "uart3_rts"), +	PINCTRL_PIN(WMT_PIN_UART3TXD, "uart3_txd"), +	PINCTRL_PIN(WMT_PIN_UART3CTS, "uart3_cts"), +	PINCTRL_PIN(WMT_PIN_UART3RXD, "uart3_rxd"), +	PINCTRL_PIN(WMT_PIN_KPADROW0, "kpadrow0"), +	PINCTRL_PIN(WMT_PIN_KPADROW1, "kpadrow1"), +	PINCTRL_PIN(WMT_PIN_KPADCOL0, "kpadcol0"), +	PINCTRL_PIN(WMT_PIN_KPADCOL1, "kpadcol1"), +	PINCTRL_PIN(WMT_PIN_SD1CLK, "sd1_clk"), +	PINCTRL_PIN(WMT_PIN_SD1CMD, "sd1_cmd"), +	PINCTRL_PIN(WMT_PIN_SD1WP, "sd1_wp"), +}; + +/* Order of these names must match the above list */ +static const char * const wm8650_groups[] = { +	"extgpio0", +	"extgpio1", +	"extgpio2", +	"extgpio3", +	"extgpio4", +	"extgpio5", +	"extgpio6", +	"extgpio7", +	"wakeup0", +	"wakeup1", +	"susgpio0", +	"sd0_cd", +	"sd1_cd", +	"vdout0", +	"vdout1", +	"vdout2", +	"vdout3", +	"vdout4", +	"vdout5", +	"vdout6", +	"vdout7", +	"vdout8", +	"vdout9", +	"vdout10", +	"vdout11", +	"vdout12", +	"vdout13", +	"vdout14", +	"vdout15", +	"vdout16", +	"vdout17", +	"vdout18", +	"vdout19", +	"vdout20", +	"vdout21", +	"vdout22", +	"vdout23", +	"vdin0", +	"vdin1", +	"vdin2", +	"vdin3", +	"vdin4", +	"vdin5", +	"vdin6", +	"vdin7", +	"i2c1_scl", +	"i2c1_sda", +	"spi0_mosi", +	"spi0_miso", +	"spi0_ss0", +	"spi0_clk", +	"sd0_data0", +	"sd0_data1", +	"sd0_data2", +	"sd0_data3", +	"sd0_clk", +	"sd0_wp", +	"sd0_cmd", +	"sd1_data0", +	"sd1_data1", +	"sd1_data2", +	"sd1_data3", +	"sd1_data4", +	"sd1_data5", +	"sd1_data6", +	"sd1_data7", +	"i2c0_scl", +	"i2c0_sda", +	"uart0_rts", +	"uart0_txd", +	"uart0_cts", +	"uart0_rxd", +	"uart1_rts", +	"uart1_txd", +	"uart1_cts", +	"uart1_rxd", +	"uart2_rts", +	"uart2_txd", +	"uart2_cts", +	"uart2_rxd", +	"uart3_rts", +	"uart3_txd", +	"uart3_cts", +	"uart3_rxd", +	"kpadrow0", +	"kpadrow1", +	"kpadcol0", +	"kpadcol1", +	"sd1_clk", +	"sd1_cmd", +	"sd1_wp", +}; + +static int wm8650_pinctrl_probe(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data; + +	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); +	if (!data) { +		dev_err(&pdev->dev, "failed to allocate data\n"); +		return -ENOMEM; +	} + +	data->banks = wm8650_banks; +	data->nbanks = ARRAY_SIZE(wm8650_banks); +	data->pins = wm8650_pins; +	data->npins = ARRAY_SIZE(wm8650_pins); +	data->groups = wm8650_groups; +	data->ngroups = ARRAY_SIZE(wm8650_groups); + +	return wmt_pinctrl_probe(pdev, data); +} + +static int wm8650_pinctrl_remove(struct platform_device *pdev) +{ +	return wmt_pinctrl_remove(pdev); +} + +static struct of_device_id wmt_pinctrl_of_match[] = { +	{ .compatible = "wm,wm8650-pinctrl" }, +	{ /* sentinel */ }, +}; + +static struct platform_driver wmt_pinctrl_driver = { +	.probe	= wm8650_pinctrl_probe, +	.remove	= wm8650_pinctrl_remove, +	.driver = { +		.name	= "pinctrl-wm8650", +		.owner	= THIS_MODULE, +		.of_match_table	= wmt_pinctrl_of_match, +	}, +}; + +module_platform_driver(wmt_pinctrl_driver); + +MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); +MODULE_DESCRIPTION("Wondermedia WM8650 Pincontrol driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, wmt_pinctrl_of_match); diff --git a/drivers/pinctrl/vt8500/pinctrl-wm8750.c b/drivers/pinctrl/vt8500/pinctrl-wm8750.c new file mode 100644 index 00000000000..b964cc55056 --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wm8750.c @@ -0,0 +1,409 @@ +/* + * Pinctrl data for Wondermedia WM8750 SoC + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/io.h> +#include <linux/module.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +/* + * Describe the register offsets within the GPIO memory space + * The dedicated external GPIO's should always be listed in bank 0 + * so they are exported in the 0..31 range which is what users + * expect. + * + * Do not reorder these banks as it will change the pin numbering + */ +static const struct wmt_pinctrl_bank_registers wm8750_banks[] = { +	WMT_PINCTRL_BANK(0x40, 0x80, 0xC0, 0x00, 0x480, 0x4C0),	/* 0 */ +	WMT_PINCTRL_BANK(0x44, 0x84, 0xC4, 0x04, 0x484, 0x4C4),	/* 1 */ +	WMT_PINCTRL_BANK(0x48, 0x88, 0xC8, 0x08, 0x488, 0x4C8),	/* 2 */ +	WMT_PINCTRL_BANK(0x4C, 0x8C, 0xCC, 0x0C, 0x48C, 0x4CC),	/* 3 */ +	WMT_PINCTRL_BANK(0x50, 0x90, 0xD0, 0x10, 0x490, 0x4D0),	/* 4 */ +	WMT_PINCTRL_BANK(0x54, 0x94, 0xD4, 0x14, 0x494, 0x4D4),	/* 5 */ +	WMT_PINCTRL_BANK(0x58, 0x98, 0xD8, 0x18, 0x498, 0x4D8),	/* 6 */ +	WMT_PINCTRL_BANK(0x5C, 0x9C, 0xDC, 0x1C, 0x49C, 0x4DC),	/* 7 */ +	WMT_PINCTRL_BANK(0x60, 0xA0, 0xE0, 0x20, 0x4A0, 0x4E0),	/* 8 */ +	WMT_PINCTRL_BANK(0x70, 0xB0, 0xF0, 0x30, 0x4B0, 0x4F0),	/* 9 */ +	WMT_PINCTRL_BANK(0x7C, 0xBC, 0xDC, 0x3C, 0x4BC, 0x4FC),	/* 10 */ +}; + +/* Please keep sorted by bank/bit */ +#define WMT_PIN_EXTGPIO0	WMT_PIN(0, 0) +#define WMT_PIN_EXTGPIO1	WMT_PIN(0, 1) +#define WMT_PIN_EXTGPIO2	WMT_PIN(0, 2) +#define WMT_PIN_EXTGPIO3	WMT_PIN(0, 3) +#define WMT_PIN_EXTGPIO4	WMT_PIN(0, 4) +#define WMT_PIN_EXTGPIO5	WMT_PIN(0, 5) +#define WMT_PIN_EXTGPIO6	WMT_PIN(0, 6) +#define WMT_PIN_EXTGPIO7	WMT_PIN(0, 7) +#define WMT_PIN_WAKEUP0		WMT_PIN(0, 16) +#define WMT_PIN_WAKEUP1		WMT_PIN(0, 16) +#define WMT_PIN_SD0CD		WMT_PIN(0, 28) +#define WMT_PIN_VDOUT0		WMT_PIN(1, 0) +#define WMT_PIN_VDOUT1		WMT_PIN(1, 1) +#define WMT_PIN_VDOUT2		WMT_PIN(1, 2) +#define WMT_PIN_VDOUT3		WMT_PIN(1, 3) +#define WMT_PIN_VDOUT4		WMT_PIN(1, 4) +#define WMT_PIN_VDOUT5		WMT_PIN(1, 5) +#define WMT_PIN_VDOUT6		WMT_PIN(1, 6) +#define WMT_PIN_VDOUT7		WMT_PIN(1, 7) +#define WMT_PIN_VDOUT8		WMT_PIN(1, 8) +#define WMT_PIN_VDOUT9		WMT_PIN(1, 9) +#define WMT_PIN_VDOUT10		WMT_PIN(1, 10) +#define WMT_PIN_VDOUT11		WMT_PIN(1, 11) +#define WMT_PIN_VDOUT12		WMT_PIN(1, 12) +#define WMT_PIN_VDOUT13		WMT_PIN(1, 13) +#define WMT_PIN_VDOUT14		WMT_PIN(1, 14) +#define WMT_PIN_VDOUT15		WMT_PIN(1, 15) +#define WMT_PIN_VDOUT16		WMT_PIN(1, 16) +#define WMT_PIN_VDOUT17		WMT_PIN(1, 17) +#define WMT_PIN_VDOUT18		WMT_PIN(1, 18) +#define WMT_PIN_VDOUT19		WMT_PIN(1, 19) +#define WMT_PIN_VDOUT20		WMT_PIN(1, 20) +#define WMT_PIN_VDOUT21		WMT_PIN(1, 21) +#define WMT_PIN_VDOUT22		WMT_PIN(1, 22) +#define WMT_PIN_VDOUT23		WMT_PIN(1, 23) +#define WMT_PIN_VDIN0		WMT_PIN(2, 0) +#define WMT_PIN_VDIN1		WMT_PIN(2, 1) +#define WMT_PIN_VDIN2		WMT_PIN(2, 2) +#define WMT_PIN_VDIN3		WMT_PIN(2, 3) +#define WMT_PIN_VDIN4		WMT_PIN(2, 4) +#define WMT_PIN_VDIN5		WMT_PIN(2, 5) +#define WMT_PIN_VDIN6		WMT_PIN(2, 6) +#define WMT_PIN_VDIN7		WMT_PIN(2, 7) +#define WMT_PIN_SPI0_MOSI	WMT_PIN(2, 24) +#define WMT_PIN_SPI0_MISO	WMT_PIN(2, 25) +#define WMT_PIN_SPI0_SS		WMT_PIN(2, 26) +#define WMT_PIN_SPI0_CLK	WMT_PIN(2, 27) +#define WMT_PIN_SPI0_SSB	WMT_PIN(2, 28) +#define WMT_PIN_SD0CLK		WMT_PIN(3, 17) +#define WMT_PIN_SD0CMD		WMT_PIN(3, 18) +#define WMT_PIN_SD0WP		WMT_PIN(3, 19) +#define WMT_PIN_SD0DATA0	WMT_PIN(3, 20) +#define WMT_PIN_SD0DATA1	WMT_PIN(3, 21) +#define WMT_PIN_SD0DATA2	WMT_PIN(3, 22) +#define WMT_PIN_SD0DATA3	WMT_PIN(3, 23) +#define WMT_PIN_SD1DATA0	WMT_PIN(3, 24) +#define WMT_PIN_SD1DATA1	WMT_PIN(3, 25) +#define WMT_PIN_SD1DATA2	WMT_PIN(3, 26) +#define WMT_PIN_SD1DATA3	WMT_PIN(3, 27) +#define WMT_PIN_SD1DATA4	WMT_PIN(3, 28) +#define WMT_PIN_SD1DATA5	WMT_PIN(3, 29) +#define WMT_PIN_SD1DATA6	WMT_PIN(3, 30) +#define WMT_PIN_SD1DATA7	WMT_PIN(3, 31) +#define WMT_PIN_I2C0_SCL	WMT_PIN(5, 8) +#define WMT_PIN_I2C0_SDA	WMT_PIN(5, 9) +#define WMT_PIN_I2C1_SCL	WMT_PIN(5, 10) +#define WMT_PIN_I2C1_SDA	WMT_PIN(5, 11) +#define WMT_PIN_I2C2_SCL	WMT_PIN(5, 12) +#define WMT_PIN_I2C2_SDA	WMT_PIN(5, 13) +#define WMT_PIN_UART0_RTS	WMT_PIN(5, 16) +#define WMT_PIN_UART0_TXD	WMT_PIN(5, 17) +#define WMT_PIN_UART0_CTS	WMT_PIN(5, 18) +#define WMT_PIN_UART0_RXD	WMT_PIN(5, 19) +#define WMT_PIN_UART1_RTS	WMT_PIN(5, 20) +#define WMT_PIN_UART1_TXD	WMT_PIN(5, 21) +#define WMT_PIN_UART1_CTS	WMT_PIN(5, 22) +#define WMT_PIN_UART1_RXD	WMT_PIN(5, 23) +#define WMT_PIN_UART2_RTS	WMT_PIN(5, 24) +#define WMT_PIN_UART2_TXD	WMT_PIN(5, 25) +#define WMT_PIN_UART2_CTS	WMT_PIN(5, 26) +#define WMT_PIN_UART2_RXD	WMT_PIN(5, 27) +#define WMT_PIN_UART3_RTS	WMT_PIN(5, 28) +#define WMT_PIN_UART3_TXD	WMT_PIN(5, 29) +#define WMT_PIN_UART3_CTS	WMT_PIN(5, 30) +#define WMT_PIN_UART3_RXD	WMT_PIN(5, 31) +#define WMT_PIN_SD2CD		WMT_PIN(6, 0) +#define WMT_PIN_SD2DATA3	WMT_PIN(6, 1) +#define WMT_PIN_SD2DATA0	WMT_PIN(6, 2) +#define WMT_PIN_SD2WP		WMT_PIN(6, 3) +#define WMT_PIN_SD2DATA1	WMT_PIN(6, 4) +#define WMT_PIN_SD2DATA2	WMT_PIN(6, 5) +#define WMT_PIN_SD2CMD		WMT_PIN(6, 6) +#define WMT_PIN_SD2CLK		WMT_PIN(6, 7) +#define WMT_PIN_SD2PWR		WMT_PIN(6, 9) +#define WMT_PIN_SD1CLK		WMT_PIN(7, 0) +#define WMT_PIN_SD1CMD		WMT_PIN(7, 1) +#define WMT_PIN_SD1PWR		WMT_PIN(7, 10) +#define WMT_PIN_SD1WP		WMT_PIN(7, 11) +#define WMT_PIN_SD1CD		WMT_PIN(7, 12) +#define WMT_PIN_SPI0SS3		WMT_PIN(7, 24) +#define WMT_PIN_SPI0SS2		WMT_PIN(7, 25) +#define WMT_PIN_PWMOUT1		WMT_PIN(7, 26) +#define WMT_PIN_PWMOUT0		WMT_PIN(7, 27) + +static const struct pinctrl_pin_desc wm8750_pins[] = { +	PINCTRL_PIN(WMT_PIN_EXTGPIO0, "extgpio0"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO1, "extgpio1"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO2, "extgpio2"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO3, "extgpio3"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO4, "extgpio4"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO5, "extgpio5"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO6, "extgpio6"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO7, "extgpio7"), +	PINCTRL_PIN(WMT_PIN_WAKEUP0, "wakeup0"), +	PINCTRL_PIN(WMT_PIN_WAKEUP1, "wakeup1"), +	PINCTRL_PIN(WMT_PIN_SD0CD, "sd0_cd"), +	PINCTRL_PIN(WMT_PIN_VDOUT0, "vdout0"), +	PINCTRL_PIN(WMT_PIN_VDOUT1, "vdout1"), +	PINCTRL_PIN(WMT_PIN_VDOUT2, "vdout2"), +	PINCTRL_PIN(WMT_PIN_VDOUT3, "vdout3"), +	PINCTRL_PIN(WMT_PIN_VDOUT4, "vdout4"), +	PINCTRL_PIN(WMT_PIN_VDOUT5, "vdout5"), +	PINCTRL_PIN(WMT_PIN_VDOUT6, "vdout6"), +	PINCTRL_PIN(WMT_PIN_VDOUT7, "vdout7"), +	PINCTRL_PIN(WMT_PIN_VDOUT8, "vdout8"), +	PINCTRL_PIN(WMT_PIN_VDOUT9, "vdout9"), +	PINCTRL_PIN(WMT_PIN_VDOUT10, "vdout10"), +	PINCTRL_PIN(WMT_PIN_VDOUT11, "vdout11"), +	PINCTRL_PIN(WMT_PIN_VDOUT12, "vdout12"), +	PINCTRL_PIN(WMT_PIN_VDOUT13, "vdout13"), +	PINCTRL_PIN(WMT_PIN_VDOUT14, "vdout14"), +	PINCTRL_PIN(WMT_PIN_VDOUT15, "vdout15"), +	PINCTRL_PIN(WMT_PIN_VDOUT16, "vdout16"), +	PINCTRL_PIN(WMT_PIN_VDOUT17, "vdout17"), +	PINCTRL_PIN(WMT_PIN_VDOUT18, "vdout18"), +	PINCTRL_PIN(WMT_PIN_VDOUT19, "vdout19"), +	PINCTRL_PIN(WMT_PIN_VDOUT20, "vdout20"), +	PINCTRL_PIN(WMT_PIN_VDOUT21, "vdout21"), +	PINCTRL_PIN(WMT_PIN_VDOUT22, "vdout22"), +	PINCTRL_PIN(WMT_PIN_VDOUT23, "vdout23"), +	PINCTRL_PIN(WMT_PIN_VDIN0, "vdin0"), +	PINCTRL_PIN(WMT_PIN_VDIN1, "vdin1"), +	PINCTRL_PIN(WMT_PIN_VDIN2, "vdin2"), +	PINCTRL_PIN(WMT_PIN_VDIN3, "vdin3"), +	PINCTRL_PIN(WMT_PIN_VDIN4, "vdin4"), +	PINCTRL_PIN(WMT_PIN_VDIN5, "vdin5"), +	PINCTRL_PIN(WMT_PIN_VDIN6, "vdin6"), +	PINCTRL_PIN(WMT_PIN_VDIN7, "vdin7"), +	PINCTRL_PIN(WMT_PIN_SPI0_MOSI, "spi0_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI0_MISO, "spi0_miso"), +	PINCTRL_PIN(WMT_PIN_SPI0_SS, "spi0_ss"), +	PINCTRL_PIN(WMT_PIN_SPI0_CLK, "spi0_clk"), +	PINCTRL_PIN(WMT_PIN_SPI0_SSB, "spi0_ssb"), +	PINCTRL_PIN(WMT_PIN_SD0CLK, "sd0_clk"), +	PINCTRL_PIN(WMT_PIN_SD0CMD, "sd0_cmd"), +	PINCTRL_PIN(WMT_PIN_SD0WP, "sd0_wp"), +	PINCTRL_PIN(WMT_PIN_SD0DATA0, "sd0_data0"), +	PINCTRL_PIN(WMT_PIN_SD0DATA1, "sd0_data1"), +	PINCTRL_PIN(WMT_PIN_SD0DATA2, "sd0_data2"), +	PINCTRL_PIN(WMT_PIN_SD0DATA3, "sd0_data3"), +	PINCTRL_PIN(WMT_PIN_SD1DATA0, "sd1_data0"), +	PINCTRL_PIN(WMT_PIN_SD1DATA1, "sd1_data1"), +	PINCTRL_PIN(WMT_PIN_SD1DATA2, "sd1_data2"), +	PINCTRL_PIN(WMT_PIN_SD1DATA3, "sd1_data3"), +	PINCTRL_PIN(WMT_PIN_SD1DATA4, "sd1_data4"), +	PINCTRL_PIN(WMT_PIN_SD1DATA5, "sd1_data5"), +	PINCTRL_PIN(WMT_PIN_SD1DATA6, "sd1_data6"), +	PINCTRL_PIN(WMT_PIN_SD1DATA7, "sd1_data7"), +	PINCTRL_PIN(WMT_PIN_I2C0_SCL, "i2c0_scl"), +	PINCTRL_PIN(WMT_PIN_I2C0_SDA, "i2c0_sda"), +	PINCTRL_PIN(WMT_PIN_I2C1_SCL, "i2c1_scl"), +	PINCTRL_PIN(WMT_PIN_I2C1_SDA, "i2c1_sda"), +	PINCTRL_PIN(WMT_PIN_I2C2_SCL, "i2c2_scl"), +	PINCTRL_PIN(WMT_PIN_I2C2_SDA, "i2c2_sda"), +	PINCTRL_PIN(WMT_PIN_UART0_RTS, "uart0_rts"), +	PINCTRL_PIN(WMT_PIN_UART0_TXD, "uart0_txd"), +	PINCTRL_PIN(WMT_PIN_UART0_CTS, "uart0_cts"), +	PINCTRL_PIN(WMT_PIN_UART0_RXD, "uart0_rxd"), +	PINCTRL_PIN(WMT_PIN_UART1_RTS, "uart1_rts"), +	PINCTRL_PIN(WMT_PIN_UART1_TXD, "uart1_txd"), +	PINCTRL_PIN(WMT_PIN_UART1_CTS, "uart1_cts"), +	PINCTRL_PIN(WMT_PIN_UART1_RXD, "uart1_rxd"), +	PINCTRL_PIN(WMT_PIN_UART2_RTS, "uart2_rts"), +	PINCTRL_PIN(WMT_PIN_UART2_TXD, "uart2_txd"), +	PINCTRL_PIN(WMT_PIN_UART2_CTS, "uart2_cts"), +	PINCTRL_PIN(WMT_PIN_UART2_RXD, "uart2_rxd"), +	PINCTRL_PIN(WMT_PIN_UART3_RTS, "uart3_rts"), +	PINCTRL_PIN(WMT_PIN_UART3_TXD, "uart3_txd"), +	PINCTRL_PIN(WMT_PIN_UART3_CTS, "uart3_cts"), +	PINCTRL_PIN(WMT_PIN_UART3_RXD, "uart3_rxd"), +	PINCTRL_PIN(WMT_PIN_SD2CD, "sd2_cd"), +	PINCTRL_PIN(WMT_PIN_SD2DATA3, "sd2_data3"), +	PINCTRL_PIN(WMT_PIN_SD2DATA0, "sd2_data0"), +	PINCTRL_PIN(WMT_PIN_SD2WP, "sd2_wp"), +	PINCTRL_PIN(WMT_PIN_SD2DATA1, "sd2_data1"), +	PINCTRL_PIN(WMT_PIN_SD2DATA2, "sd2_data2"), +	PINCTRL_PIN(WMT_PIN_SD2CMD, "sd2_cmd"), +	PINCTRL_PIN(WMT_PIN_SD2CLK, "sd2_clk"), +	PINCTRL_PIN(WMT_PIN_SD2PWR, "sd2_pwr"), +	PINCTRL_PIN(WMT_PIN_SD1CLK, "sd1_clk"), +	PINCTRL_PIN(WMT_PIN_SD1CMD, "sd1_cmd"), +	PINCTRL_PIN(WMT_PIN_SD1PWR, "sd1_pwr"), +	PINCTRL_PIN(WMT_PIN_SD1WP, "sd1_wp"), +	PINCTRL_PIN(WMT_PIN_SD1CD, "sd1_cd"), +	PINCTRL_PIN(WMT_PIN_SPI0SS3, "spi0_ss3"), +	PINCTRL_PIN(WMT_PIN_SPI0SS2, "spi0_ss2"), +	PINCTRL_PIN(WMT_PIN_PWMOUT1, "pwmout1"), +	PINCTRL_PIN(WMT_PIN_PWMOUT0, "pwmout0"), +}; + +/* Order of these names must match the above list */ +static const char * const wm8750_groups[] = { +	"extgpio0", +	"extgpio1", +	"extgpio2", +	"extgpio3", +	"extgpio4", +	"extgpio5", +	"extgpio6", +	"extgpio7", +	"wakeup0", +	"wakeup1", +	"sd0_cd", +	"vdout0", +	"vdout1", +	"vdout2", +	"vdout3", +	"vdout4", +	"vdout5", +	"vdout6", +	"vdout7", +	"vdout8", +	"vdout9", +	"vdout10", +	"vdout11", +	"vdout12", +	"vdout13", +	"vdout14", +	"vdout15", +	"vdout16", +	"vdout17", +	"vdout18", +	"vdout19", +	"vdout20", +	"vdout21", +	"vdout22", +	"vdout23", +	"vdin0", +	"vdin1", +	"vdin2", +	"vdin3", +	"vdin4", +	"vdin5", +	"vdin6", +	"vdin7", +	"spi0_mosi", +	"spi0_miso", +	"spi0_ss", +	"spi0_clk", +	"spi0_ssb", +	"sd0_clk", +	"sd0_cmd", +	"sd0_wp", +	"sd0_data0", +	"sd0_data1", +	"sd0_data2", +	"sd0_data3", +	"sd1_data0", +	"sd1_data1", +	"sd1_data2", +	"sd1_data3", +	"sd1_data4", +	"sd1_data5", +	"sd1_data6", +	"sd1_data7", +	"i2c0_scl", +	"i2c0_sda", +	"i2c1_scl", +	"i2c1_sda", +	"i2c2_scl", +	"i2c2_sda", +	"uart0_rts", +	"uart0_txd", +	"uart0_cts", +	"uart0_rxd", +	"uart1_rts", +	"uart1_txd", +	"uart1_cts", +	"uart1_rxd", +	"uart2_rts", +	"uart2_txd", +	"uart2_cts", +	"uart2_rxd", +	"uart3_rts", +	"uart3_txd", +	"uart3_cts", +	"uart3_rxd", +	"sd2_cd", +	"sd2_data3", +	"sd2_data0", +	"sd2_wp", +	"sd2_data1", +	"sd2_data2", +	"sd2_cmd", +	"sd2_clk", +	"sd2_pwr", +	"sd1_clk", +	"sd1_cmd", +	"sd1_pwr", +	"sd1_wp", +	"sd1_cd", +	"spi0_ss3", +	"spi0_ss2", +	"pwmout1", +	"pwmout0", +}; + +static int wm8750_pinctrl_probe(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data; + +	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); +	if (!data) { +		dev_err(&pdev->dev, "failed to allocate data\n"); +		return -ENOMEM; +	} + +	data->banks = wm8750_banks; +	data->nbanks = ARRAY_SIZE(wm8750_banks); +	data->pins = wm8750_pins; +	data->npins = ARRAY_SIZE(wm8750_pins); +	data->groups = wm8750_groups; +	data->ngroups = ARRAY_SIZE(wm8750_groups); + +	return wmt_pinctrl_probe(pdev, data); +} + +static int wm8750_pinctrl_remove(struct platform_device *pdev) +{ +	return wmt_pinctrl_remove(pdev); +} + +static struct of_device_id wmt_pinctrl_of_match[] = { +	{ .compatible = "wm,wm8750-pinctrl" }, +	{ /* sentinel */ }, +}; + +static struct platform_driver wmt_pinctrl_driver = { +	.probe	= wm8750_pinctrl_probe, +	.remove	= wm8750_pinctrl_remove, +	.driver = { +		.name	= "pinctrl-wm8750", +		.owner	= THIS_MODULE, +		.of_match_table	= wmt_pinctrl_of_match, +	}, +}; + +module_platform_driver(wmt_pinctrl_driver); + +MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); +MODULE_DESCRIPTION("Wondermedia WM8750 Pincontrol driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, wmt_pinctrl_of_match); diff --git a/drivers/pinctrl/vt8500/pinctrl-wm8850.c b/drivers/pinctrl/vt8500/pinctrl-wm8850.c new file mode 100644 index 00000000000..ecadce9c91d --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wm8850.c @@ -0,0 +1,388 @@ +/* + * Pinctrl data for Wondermedia WM8850 SoC + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/io.h> +#include <linux/module.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +/* + * Describe the register offsets within the GPIO memory space + * The dedicated external GPIO's should always be listed in bank 0 + * so they are exported in the 0..31 range which is what users + * expect. + * + * Do not reorder these banks as it will change the pin numbering + */ +static const struct wmt_pinctrl_bank_registers wm8850_banks[] = { +	WMT_PINCTRL_BANK(0x40, 0x80, 0xC0, 0x00, 0x480, 0x4C0),		/* 0 */ +	WMT_PINCTRL_BANK(0x44, 0x84, 0xC4, 0x04, 0x484, 0x4C4),		/* 1 */ +	WMT_PINCTRL_BANK(0x48, 0x88, 0xC8, 0x08, 0x488, 0x4C8),		/* 2 */ +	WMT_PINCTRL_BANK(0x4C, 0x8C, 0xCC, 0x0C, 0x48C, 0x4CC),		/* 3 */ +	WMT_PINCTRL_BANK(0x50, 0x90, 0xD0, 0x10, 0x490, 0x4D0),		/* 4 */ +	WMT_PINCTRL_BANK(0x54, 0x94, 0xD4, 0x14, 0x494, 0x4D4),		/* 5 */ +	WMT_PINCTRL_BANK(0x58, 0x98, 0xD8, 0x18, 0x498, 0x4D8),		/* 6 */ +	WMT_PINCTRL_BANK(0x5C, 0x9C, 0xDC, 0x1C, 0x49C, 0x4DC),		/* 7 */ +	WMT_PINCTRL_BANK(0x60, 0xA0, 0xE0, 0x20, 0x4A0, 0x4E0),		/* 8 */ +	WMT_PINCTRL_BANK(0x70, 0xB0, 0xF0, 0x30, 0x4B0, 0x4F0),		/* 9 */ +	WMT_PINCTRL_BANK(0x7C, 0xBC, 0xDC, 0x3C, 0x4BC, 0x4FC),		/* 10 */ +}; + +/* Please keep sorted by bank/bit */ +#define WMT_PIN_EXTGPIO0	WMT_PIN(0, 0) +#define WMT_PIN_EXTGPIO1	WMT_PIN(0, 1) +#define WMT_PIN_EXTGPIO2	WMT_PIN(0, 2) +#define WMT_PIN_EXTGPIO3	WMT_PIN(0, 3) +#define WMT_PIN_EXTGPIO4	WMT_PIN(0, 4) +#define WMT_PIN_EXTGPIO5	WMT_PIN(0, 5) +#define WMT_PIN_EXTGPIO6	WMT_PIN(0, 6) +#define WMT_PIN_EXTGPIO7	WMT_PIN(0, 7) +#define WMT_PIN_WAKEUP0		WMT_PIN(0, 16) +#define WMT_PIN_WAKEUP1		WMT_PIN(0, 17) +#define WMT_PIN_WAKEUP2		WMT_PIN(0, 18) +#define WMT_PIN_WAKEUP3		WMT_PIN(0, 19) +#define WMT_PIN_SUSGPIO0	WMT_PIN(0, 21) +#define WMT_PIN_SUSGPIO1	WMT_PIN(0, 22) +#define WMT_PIN_SD0CD		WMT_PIN(0, 28) +#define WMT_PIN_VDOUT0		WMT_PIN(1, 0) +#define WMT_PIN_VDOUT1		WMT_PIN(1, 1) +#define WMT_PIN_VDOUT2		WMT_PIN(1, 2) +#define WMT_PIN_VDOUT3		WMT_PIN(1, 3) +#define WMT_PIN_VDOUT4		WMT_PIN(1, 4) +#define WMT_PIN_VDOUT5		WMT_PIN(1, 5) +#define WMT_PIN_VDOUT6		WMT_PIN(1, 6) +#define WMT_PIN_VDOUT7		WMT_PIN(1, 7) +#define WMT_PIN_VDOUT8		WMT_PIN(1, 8) +#define WMT_PIN_VDOUT9		WMT_PIN(1, 9) +#define WMT_PIN_VDOUT10		WMT_PIN(1, 10) +#define WMT_PIN_VDOUT11		WMT_PIN(1, 11) +#define WMT_PIN_VDOUT12		WMT_PIN(1, 12) +#define WMT_PIN_VDOUT13		WMT_PIN(1, 13) +#define WMT_PIN_VDOUT14		WMT_PIN(1, 14) +#define WMT_PIN_VDOUT15		WMT_PIN(1, 15) +#define WMT_PIN_VDOUT16		WMT_PIN(1, 16) +#define WMT_PIN_VDOUT17		WMT_PIN(1, 17) +#define WMT_PIN_VDOUT18		WMT_PIN(1, 18) +#define WMT_PIN_VDOUT19		WMT_PIN(1, 19) +#define WMT_PIN_VDOUT20		WMT_PIN(1, 20) +#define WMT_PIN_VDOUT21		WMT_PIN(1, 21) +#define WMT_PIN_VDOUT22		WMT_PIN(1, 22) +#define WMT_PIN_VDOUT23		WMT_PIN(1, 23) +#define WMT_PIN_VDIN0		WMT_PIN(2, 0) +#define WMT_PIN_VDIN1		WMT_PIN(2, 1) +#define WMT_PIN_VDIN2		WMT_PIN(2, 2) +#define WMT_PIN_VDIN3		WMT_PIN(2, 3) +#define WMT_PIN_VDIN4		WMT_PIN(2, 4) +#define WMT_PIN_VDIN5		WMT_PIN(2, 5) +#define WMT_PIN_VDIN6		WMT_PIN(2, 6) +#define WMT_PIN_VDIN7		WMT_PIN(2, 7) +#define WMT_PIN_SPI0_MOSI	WMT_PIN(2, 24) +#define WMT_PIN_SPI0_MISO	WMT_PIN(2, 25) +#define WMT_PIN_SPI0_SS		WMT_PIN(2, 26) +#define WMT_PIN_SPI0_CLK	WMT_PIN(2, 27) +#define WMT_PIN_SPI0_SSB	WMT_PIN(2, 28) +#define WMT_PIN_SD0CLK		WMT_PIN(3, 17) +#define WMT_PIN_SD0CMD		WMT_PIN(3, 18) +#define WMT_PIN_SD0WP		WMT_PIN(3, 19) +#define WMT_PIN_SD0DATA0	WMT_PIN(3, 20) +#define WMT_PIN_SD0DATA1	WMT_PIN(3, 21) +#define WMT_PIN_SD0DATA2	WMT_PIN(3, 22) +#define WMT_PIN_SD0DATA3	WMT_PIN(3, 23) +#define WMT_PIN_SD1DATA0	WMT_PIN(3, 24) +#define WMT_PIN_SD1DATA1	WMT_PIN(3, 25) +#define WMT_PIN_SD1DATA2	WMT_PIN(3, 26) +#define WMT_PIN_SD1DATA3	WMT_PIN(3, 27) +#define WMT_PIN_SD1DATA4	WMT_PIN(3, 28) +#define WMT_PIN_SD1DATA5	WMT_PIN(3, 29) +#define WMT_PIN_SD1DATA6	WMT_PIN(3, 30) +#define WMT_PIN_SD1DATA7	WMT_PIN(3, 31) +#define WMT_PIN_I2C0_SCL	WMT_PIN(5, 8) +#define WMT_PIN_I2C0_SDA	WMT_PIN(5, 9) +#define WMT_PIN_I2C1_SCL	WMT_PIN(5, 10) +#define WMT_PIN_I2C1_SDA	WMT_PIN(5, 11) +#define WMT_PIN_I2C2_SCL	WMT_PIN(5, 12) +#define WMT_PIN_I2C2_SDA	WMT_PIN(5, 13) +#define WMT_PIN_UART0_RTS	WMT_PIN(5, 16) +#define WMT_PIN_UART0_TXD	WMT_PIN(5, 17) +#define WMT_PIN_UART0_CTS	WMT_PIN(5, 18) +#define WMT_PIN_UART0_RXD	WMT_PIN(5, 19) +#define WMT_PIN_UART1_RTS	WMT_PIN(5, 20) +#define WMT_PIN_UART1_TXD	WMT_PIN(5, 21) +#define WMT_PIN_UART1_CTS	WMT_PIN(5, 22) +#define WMT_PIN_UART1_RXD	WMT_PIN(5, 23) +#define WMT_PIN_UART2_RTS	WMT_PIN(5, 24) +#define WMT_PIN_UART2_TXD	WMT_PIN(5, 25) +#define WMT_PIN_UART2_CTS	WMT_PIN(5, 26) +#define WMT_PIN_UART2_RXD	WMT_PIN(5, 27) +#define WMT_PIN_SD2WP		WMT_PIN(6, 3) +#define WMT_PIN_SD2CMD		WMT_PIN(6, 6) +#define WMT_PIN_SD2CLK		WMT_PIN(6, 7) +#define WMT_PIN_SD2PWR		WMT_PIN(6, 9) +#define WMT_PIN_SD1CLK		WMT_PIN(7, 0) +#define WMT_PIN_SD1CMD		WMT_PIN(7, 1) +#define WMT_PIN_SD1PWR		WMT_PIN(7, 10) +#define WMT_PIN_SD1WP		WMT_PIN(7, 11) +#define WMT_PIN_SD1CD		WMT_PIN(7, 12) +#define WMT_PIN_PWMOUT1		WMT_PIN(7, 26) +#define WMT_PIN_PWMOUT0		WMT_PIN(7, 27) + +static const struct pinctrl_pin_desc wm8850_pins[] = { +	PINCTRL_PIN(WMT_PIN_EXTGPIO0, "extgpio0"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO1, "extgpio1"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO2, "extgpio2"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO3, "extgpio3"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO4, "extgpio4"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO5, "extgpio5"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO6, "extgpio6"), +	PINCTRL_PIN(WMT_PIN_EXTGPIO7, "extgpio7"), +	PINCTRL_PIN(WMT_PIN_WAKEUP0, "wakeup0"), +	PINCTRL_PIN(WMT_PIN_WAKEUP1, "wakeup1"), +	PINCTRL_PIN(WMT_PIN_WAKEUP2, "wakeup2"), +	PINCTRL_PIN(WMT_PIN_WAKEUP3, "wakeup3"), +	PINCTRL_PIN(WMT_PIN_SUSGPIO0, "susgpio0"), +	PINCTRL_PIN(WMT_PIN_SUSGPIO1, "susgpio1"), +	PINCTRL_PIN(WMT_PIN_SD0CD, "sd0_cd"), +	PINCTRL_PIN(WMT_PIN_VDOUT0, "vdout0"), +	PINCTRL_PIN(WMT_PIN_VDOUT1, "vdout1"), +	PINCTRL_PIN(WMT_PIN_VDOUT2, "vdout2"), +	PINCTRL_PIN(WMT_PIN_VDOUT3, "vdout3"), +	PINCTRL_PIN(WMT_PIN_VDOUT4, "vdout4"), +	PINCTRL_PIN(WMT_PIN_VDOUT5, "vdout5"), +	PINCTRL_PIN(WMT_PIN_VDOUT6, "vdout6"), +	PINCTRL_PIN(WMT_PIN_VDOUT7, "vdout7"), +	PINCTRL_PIN(WMT_PIN_VDOUT8, "vdout8"), +	PINCTRL_PIN(WMT_PIN_VDOUT9, "vdout9"), +	PINCTRL_PIN(WMT_PIN_VDOUT10, "vdout10"), +	PINCTRL_PIN(WMT_PIN_VDOUT11, "vdout11"), +	PINCTRL_PIN(WMT_PIN_VDOUT12, "vdout12"), +	PINCTRL_PIN(WMT_PIN_VDOUT13, "vdout13"), +	PINCTRL_PIN(WMT_PIN_VDOUT14, "vdout14"), +	PINCTRL_PIN(WMT_PIN_VDOUT15, "vdout15"), +	PINCTRL_PIN(WMT_PIN_VDOUT16, "vdout16"), +	PINCTRL_PIN(WMT_PIN_VDOUT17, "vdout17"), +	PINCTRL_PIN(WMT_PIN_VDOUT18, "vdout18"), +	PINCTRL_PIN(WMT_PIN_VDOUT19, "vdout19"), +	PINCTRL_PIN(WMT_PIN_VDOUT20, "vdout20"), +	PINCTRL_PIN(WMT_PIN_VDOUT21, "vdout21"), +	PINCTRL_PIN(WMT_PIN_VDOUT22, "vdout22"), +	PINCTRL_PIN(WMT_PIN_VDOUT23, "vdout23"), +	PINCTRL_PIN(WMT_PIN_VDIN0, "vdin0"), +	PINCTRL_PIN(WMT_PIN_VDIN1, "vdin1"), +	PINCTRL_PIN(WMT_PIN_VDIN2, "vdin2"), +	PINCTRL_PIN(WMT_PIN_VDIN3, "vdin3"), +	PINCTRL_PIN(WMT_PIN_VDIN4, "vdin4"), +	PINCTRL_PIN(WMT_PIN_VDIN5, "vdin5"), +	PINCTRL_PIN(WMT_PIN_VDIN6, "vdin6"), +	PINCTRL_PIN(WMT_PIN_VDIN7, "vdin7"), +	PINCTRL_PIN(WMT_PIN_SPI0_MOSI, "spi0_mosi"), +	PINCTRL_PIN(WMT_PIN_SPI0_MISO, "spi0_miso"), +	PINCTRL_PIN(WMT_PIN_SPI0_SS, "spi0_ss"), +	PINCTRL_PIN(WMT_PIN_SPI0_CLK, "spi0_clk"), +	PINCTRL_PIN(WMT_PIN_SPI0_SSB, "spi0_ssb"), +	PINCTRL_PIN(WMT_PIN_SD0CLK, "sd0_clk"), +	PINCTRL_PIN(WMT_PIN_SD0CMD, "sd0_cmd"), +	PINCTRL_PIN(WMT_PIN_SD0WP, "sd0_wp"), +	PINCTRL_PIN(WMT_PIN_SD0DATA0, "sd0_data0"), +	PINCTRL_PIN(WMT_PIN_SD0DATA1, "sd0_data1"), +	PINCTRL_PIN(WMT_PIN_SD0DATA2, "sd0_data2"), +	PINCTRL_PIN(WMT_PIN_SD0DATA3, "sd0_data3"), +	PINCTRL_PIN(WMT_PIN_SD1DATA0, "sd1_data0"), +	PINCTRL_PIN(WMT_PIN_SD1DATA1, "sd1_data1"), +	PINCTRL_PIN(WMT_PIN_SD1DATA2, "sd1_data2"), +	PINCTRL_PIN(WMT_PIN_SD1DATA3, "sd1_data3"), +	PINCTRL_PIN(WMT_PIN_SD1DATA4, "sd1_data4"), +	PINCTRL_PIN(WMT_PIN_SD1DATA5, "sd1_data5"), +	PINCTRL_PIN(WMT_PIN_SD1DATA6, "sd1_data6"), +	PINCTRL_PIN(WMT_PIN_SD1DATA7, "sd1_data7"), +	PINCTRL_PIN(WMT_PIN_I2C0_SCL, "i2c0_scl"), +	PINCTRL_PIN(WMT_PIN_I2C0_SDA, "i2c0_sda"), +	PINCTRL_PIN(WMT_PIN_I2C1_SCL, "i2c1_scl"), +	PINCTRL_PIN(WMT_PIN_I2C1_SDA, "i2c1_sda"), +	PINCTRL_PIN(WMT_PIN_I2C2_SCL, "i2c2_scl"), +	PINCTRL_PIN(WMT_PIN_I2C2_SDA, "i2c2_sda"), +	PINCTRL_PIN(WMT_PIN_UART0_RTS, "uart0_rts"), +	PINCTRL_PIN(WMT_PIN_UART0_TXD, "uart0_txd"), +	PINCTRL_PIN(WMT_PIN_UART0_CTS, "uart0_cts"), +	PINCTRL_PIN(WMT_PIN_UART0_RXD, "uart0_rxd"), +	PINCTRL_PIN(WMT_PIN_UART1_RTS, "uart1_rts"), +	PINCTRL_PIN(WMT_PIN_UART1_TXD, "uart1_txd"), +	PINCTRL_PIN(WMT_PIN_UART1_CTS, "uart1_cts"), +	PINCTRL_PIN(WMT_PIN_UART1_RXD, "uart1_rxd"), +	PINCTRL_PIN(WMT_PIN_UART2_RTS, "uart2_rts"), +	PINCTRL_PIN(WMT_PIN_UART2_TXD, "uart2_txd"), +	PINCTRL_PIN(WMT_PIN_UART2_CTS, "uart2_cts"), +	PINCTRL_PIN(WMT_PIN_UART2_RXD, "uart2_rxd"), +	PINCTRL_PIN(WMT_PIN_SD2WP, "sd2_wp"), +	PINCTRL_PIN(WMT_PIN_SD2CMD, "sd2_cmd"), +	PINCTRL_PIN(WMT_PIN_SD2CLK, "sd2_clk"), +	PINCTRL_PIN(WMT_PIN_SD2PWR, "sd2_pwr"), +	PINCTRL_PIN(WMT_PIN_SD1CLK, "sd1_clk"), +	PINCTRL_PIN(WMT_PIN_SD1CMD, "sd1_cmd"), +	PINCTRL_PIN(WMT_PIN_SD1PWR, "sd1_pwr"), +	PINCTRL_PIN(WMT_PIN_SD1WP, "sd1_wp"), +	PINCTRL_PIN(WMT_PIN_SD1CD, "sd1_cd"), +	PINCTRL_PIN(WMT_PIN_PWMOUT1, "pwmout1"), +	PINCTRL_PIN(WMT_PIN_PWMOUT0, "pwmout0"), +}; + +/* Order of these names must match the above list */ +static const char * const wm8850_groups[] = { +	"extgpio0", +	"extgpio1", +	"extgpio2", +	"extgpio3", +	"extgpio4", +	"extgpio5", +	"extgpio6", +	"extgpio7", +	"wakeup0", +	"wakeup1", +	"wakeup2", +	"wakeup3", +	"susgpio0", +	"susgpio1", +	"sd0_cd", +	"vdout0", +	"vdout1", +	"vdout2", +	"vdout3", +	"vdout4", +	"vdout5", +	"vdout6", +	"vdout7", +	"vdout8", +	"vdout9", +	"vdout10", +	"vdout11", +	"vdout12", +	"vdout13", +	"vdout14", +	"vdout15", +	"vdout16", +	"vdout17", +	"vdout18", +	"vdout19", +	"vdout20", +	"vdout21", +	"vdout22", +	"vdout23", +	"vdin0", +	"vdin1", +	"vdin2", +	"vdin3", +	"vdin4", +	"vdin5", +	"vdin6", +	"vdin7", +	"spi0_mosi", +	"spi0_miso", +	"spi0_ss", +	"spi0_clk", +	"spi0_ssb", +	"sd0_clk", +	"sd0_cmd", +	"sd0_wp", +	"sd0_data0", +	"sd0_data1", +	"sd0_data2", +	"sd0_data3", +	"sd1_data0", +	"sd1_data1", +	"sd1_data2", +	"sd1_data3", +	"sd1_data4", +	"sd1_data5", +	"sd1_data6", +	"sd1_data7", +	"i2c0_scl", +	"i2c0_sda", +	"i2c1_scl", +	"i2c1_sda", +	"i2c2_scl", +	"i2c2_sda", +	"uart0_rts", +	"uart0_txd", +	"uart0_cts", +	"uart0_rxd", +	"uart1_rts", +	"uart1_txd", +	"uart1_cts", +	"uart1_rxd", +	"uart2_rts", +	"uart2_txd", +	"uart2_cts", +	"uart2_rxd", +	"sd2_wp", +	"sd2_cmd", +	"sd2_clk", +	"sd2_pwr", +	"sd1_clk", +	"sd1_cmd", +	"sd1_pwr", +	"sd1_wp", +	"sd1_cd", +	"pwmout1", +	"pwmout0", +}; + +static int wm8850_pinctrl_probe(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data; + +	data = devm_kzalloc(&pdev->dev, sizeof(*data), GFP_KERNEL); +	if (!data) { +		dev_err(&pdev->dev, "failed to allocate data\n"); +		return -ENOMEM; +	} + +	data->banks = wm8850_banks; +	data->nbanks = ARRAY_SIZE(wm8850_banks); +	data->pins = wm8850_pins; +	data->npins = ARRAY_SIZE(wm8850_pins); +	data->groups = wm8850_groups; +	data->ngroups = ARRAY_SIZE(wm8850_groups); + +	return wmt_pinctrl_probe(pdev, data); +} + +static int wm8850_pinctrl_remove(struct platform_device *pdev) +{ +	return wmt_pinctrl_remove(pdev); +} + +static struct of_device_id wmt_pinctrl_of_match[] = { +	{ .compatible = "wm,wm8850-pinctrl" }, +	{ /* sentinel */ }, +}; + +static struct platform_driver wmt_pinctrl_driver = { +	.probe	= wm8850_pinctrl_probe, +	.remove	= wm8850_pinctrl_remove, +	.driver = { +		.name	= "pinctrl-wm8850", +		.owner	= THIS_MODULE, +		.of_match_table	= wmt_pinctrl_of_match, +	}, +}; + +module_platform_driver(wmt_pinctrl_driver); + +MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>"); +MODULE_DESCRIPTION("Wondermedia WM8850 Pincontrol driver"); +MODULE_LICENSE("GPL v2"); +MODULE_DEVICE_TABLE(of, wmt_pinctrl_of_match); diff --git a/drivers/pinctrl/vt8500/pinctrl-wmt.c b/drivers/pinctrl/vt8500/pinctrl-wmt.c new file mode 100644 index 00000000000..14400a7974b --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wmt.c @@ -0,0 +1,632 @@ +/* + * Pinctrl driver for the Wondermedia SoC's + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/err.h> +#include <linux/gpio.h> +#include <linux/interrupt.h> +#include <linux/io.h> +#include <linux/irq.h> +#include <linux/module.h> +#include <linux/of.h> +#include <linux/of_irq.h> +#include <linux/pinctrl/consumer.h> +#include <linux/pinctrl/machine.h> +#include <linux/pinctrl/pinconf.h> +#include <linux/pinctrl/pinconf-generic.h> +#include <linux/pinctrl/pinctrl.h> +#include <linux/pinctrl/pinmux.h> +#include <linux/platform_device.h> +#include <linux/slab.h> + +#include "pinctrl-wmt.h" + +static inline void wmt_setbits(struct wmt_pinctrl_data *data, u32 reg, +				 u32 mask) +{ +	u32 val; + +	val = readl_relaxed(data->base + reg); +	val |= mask; +	writel_relaxed(val, data->base + reg); +} + +static inline void wmt_clearbits(struct wmt_pinctrl_data *data, u32 reg, +				   u32 mask) +{ +	u32 val; + +	val = readl_relaxed(data->base + reg); +	val &= ~mask; +	writel_relaxed(val, data->base + reg); +} + +enum wmt_func_sel { +	WMT_FSEL_GPIO_IN = 0, +	WMT_FSEL_GPIO_OUT = 1, +	WMT_FSEL_ALT = 2, +	WMT_FSEL_COUNT = 3, +}; + +static const char * const wmt_functions[WMT_FSEL_COUNT] = { +	[WMT_FSEL_GPIO_IN] = "gpio_in", +	[WMT_FSEL_GPIO_OUT] = "gpio_out", +	[WMT_FSEL_ALT] = "alt", +}; + +static int wmt_pmx_get_functions_count(struct pinctrl_dev *pctldev) +{ +	return WMT_FSEL_COUNT; +} + +static const char *wmt_pmx_get_function_name(struct pinctrl_dev *pctldev, +					     unsigned selector) +{ +	return wmt_functions[selector]; +} + +static int wmt_pmx_get_function_groups(struct pinctrl_dev *pctldev, +				       unsigned selector, +				       const char * const **groups, +				       unsigned * const num_groups) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	/* every pin does every function */ +	*groups = data->groups; +	*num_groups = data->ngroups; + +	return 0; +} + +static int wmt_set_pinmux(struct wmt_pinctrl_data *data, unsigned func, +			  unsigned pin) +{ +	u32 bank = WMT_BANK_FROM_PIN(pin); +	u32 bit = WMT_BIT_FROM_PIN(pin); +	u32 reg_en = data->banks[bank].reg_en; +	u32 reg_dir = data->banks[bank].reg_dir; + +	if (reg_dir == NO_REG) { +		dev_err(data->dev, "pin:%d no direction register defined\n", +			pin); +		return -EINVAL; +	} + +	/* +	 * If reg_en == NO_REG, we assume it is a dedicated GPIO and cannot be +	 * disabled (as on VT8500) and that no alternate function is available. +	 */ +	switch (func) { +	case WMT_FSEL_GPIO_IN: +		if (reg_en != NO_REG) +			wmt_setbits(data, reg_en, BIT(bit)); +		wmt_clearbits(data, reg_dir, BIT(bit)); +		break; +	case WMT_FSEL_GPIO_OUT: +		if (reg_en != NO_REG) +			wmt_setbits(data, reg_en, BIT(bit)); +		wmt_setbits(data, reg_dir, BIT(bit)); +		break; +	case WMT_FSEL_ALT: +		if (reg_en == NO_REG) { +			dev_err(data->dev, "pin:%d no alt function available\n", +				pin); +			return -EINVAL; +		} +		wmt_clearbits(data, reg_en, BIT(bit)); +	} + +	return 0; +} + +static int wmt_pmx_enable(struct pinctrl_dev *pctldev, +			  unsigned func_selector, +			  unsigned group_selector) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); +	u32 pinnum = data->pins[group_selector].number; + +	return wmt_set_pinmux(data, func_selector, pinnum); +} + +static void wmt_pmx_disable(struct pinctrl_dev *pctldev, +			    unsigned func_selector, +			    unsigned group_selector) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); +	u32 pinnum = data->pins[group_selector].number; + +	/* disable by setting GPIO_IN */ +	wmt_set_pinmux(data, WMT_FSEL_GPIO_IN, pinnum); +} + +static void wmt_pmx_gpio_disable_free(struct pinctrl_dev *pctldev, +				      struct pinctrl_gpio_range *range, +				      unsigned offset) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	/* disable by setting GPIO_IN */ +	wmt_set_pinmux(data, WMT_FSEL_GPIO_IN, offset); +} + +static int wmt_pmx_gpio_set_direction(struct pinctrl_dev *pctldev, +				      struct pinctrl_gpio_range *range, +				      unsigned offset, +				      bool input) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	wmt_set_pinmux(data, (input ? WMT_FSEL_GPIO_IN : WMT_FSEL_GPIO_OUT), +		       offset); + +	return 0; +} + +static struct pinmux_ops wmt_pinmux_ops = { +	.get_functions_count = wmt_pmx_get_functions_count, +	.get_function_name = wmt_pmx_get_function_name, +	.get_function_groups = wmt_pmx_get_function_groups, +	.enable = wmt_pmx_enable, +	.disable = wmt_pmx_disable, +	.gpio_disable_free = wmt_pmx_gpio_disable_free, +	.gpio_set_direction = wmt_pmx_gpio_set_direction, +}; + +static int wmt_get_groups_count(struct pinctrl_dev *pctldev) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	return data->ngroups; +} + +static const char *wmt_get_group_name(struct pinctrl_dev *pctldev, +				      unsigned selector) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	return data->groups[selector]; +} + +static int wmt_get_group_pins(struct pinctrl_dev *pctldev, +			      unsigned selector, +			      const unsigned **pins, +			      unsigned *num_pins) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	*pins = &data->pins[selector].number; +	*num_pins = 1; + +	return 0; +} + +static int wmt_pctl_find_group_by_pin(struct wmt_pinctrl_data *data, u32 pin) +{ +	int i; + +	for (i = 0; i < data->npins; i++) { +		if (data->pins[i].number == pin) +			return i; +	} + +	return -EINVAL; +} + +static int wmt_pctl_dt_node_to_map_func(struct wmt_pinctrl_data *data, +					struct device_node *np, +					u32 pin, u32 fnum, +					struct pinctrl_map **maps) +{ +	int group; +	struct pinctrl_map *map = *maps; + +	if (fnum >= ARRAY_SIZE(wmt_functions)) { +		dev_err(data->dev, "invalid wm,function %d\n", fnum); +		return -EINVAL; +	} + +	group = wmt_pctl_find_group_by_pin(data, pin); +	if (group < 0) { +		dev_err(data->dev, "unable to match pin %d to group\n", pin); +		return group; +	} + +	map->type = PIN_MAP_TYPE_MUX_GROUP; +	map->data.mux.group = data->groups[group]; +	map->data.mux.function = wmt_functions[fnum]; +	(*maps)++; + +	return 0; +} + +static int wmt_pctl_dt_node_to_map_pull(struct wmt_pinctrl_data *data, +					struct device_node *np, +					u32 pin, u32 pull, +					struct pinctrl_map **maps) +{ +	int group; +	unsigned long *configs; +	struct pinctrl_map *map = *maps; + +	if (pull > 2) { +		dev_err(data->dev, "invalid wm,pull %d\n", pull); +		return -EINVAL; +	} + +	group = wmt_pctl_find_group_by_pin(data, pin); +	if (group < 0) { +		dev_err(data->dev, "unable to match pin %d to group\n", pin); +		return group; +	} + +	configs = kzalloc(sizeof(*configs), GFP_KERNEL); +	if (!configs) +		return -ENOMEM; + +	configs[0] = pull; + +	map->type = PIN_MAP_TYPE_CONFIGS_PIN; +	map->data.configs.group_or_pin = data->groups[group]; +	map->data.configs.configs = configs; +	map->data.configs.num_configs = 1; +	(*maps)++; + +	return 0; +} + +static void wmt_pctl_dt_free_map(struct pinctrl_dev *pctldev, +				 struct pinctrl_map *maps, +				 unsigned num_maps) +{ +	int i; + +	for (i = 0; i < num_maps; i++) +		if (maps[i].type == PIN_MAP_TYPE_CONFIGS_PIN) +			kfree(maps[i].data.configs.configs); + +	kfree(maps); +} + +static int wmt_pctl_dt_node_to_map(struct pinctrl_dev *pctldev, +				   struct device_node *np, +				   struct pinctrl_map **map, +				   unsigned *num_maps) +{ +	struct pinctrl_map *maps, *cur_map; +	struct property *pins, *funcs, *pulls; +	u32 pin, func, pull; +	int num_pins, num_funcs, num_pulls, maps_per_pin; +	int i, err; +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); + +	pins = of_find_property(np, "wm,pins", NULL); +	if (!pins) { +		dev_err(data->dev, "missing wmt,pins property\n"); +		return -EINVAL; +	} + +	funcs = of_find_property(np, "wm,function", NULL); +	pulls = of_find_property(np, "wm,pull", NULL); + +	if (!funcs && !pulls) { +		dev_err(data->dev, "neither wm,function nor wm,pull specified\n"); +		return -EINVAL; +	} + +	/* +	 * The following lines calculate how many values are defined for each +	 * of the properties. +	 */ +	num_pins = pins->length / sizeof(u32); +	num_funcs = funcs ? (funcs->length / sizeof(u32)) : 0; +	num_pulls = pulls ? (pulls->length / sizeof(u32)) : 0; + +	if (num_funcs > 1 && num_funcs != num_pins) { +		dev_err(data->dev, "wm,function must have 1 or %d entries\n", +			num_pins); +		return -EINVAL; +	} + +	if (num_pulls > 1 && num_pulls != num_pins) { +		dev_err(data->dev, "wm,pull must have 1 or %d entries\n", +			num_pins); +		return -EINVAL; +	} + +	maps_per_pin = 0; +	if (num_funcs) +		maps_per_pin++; +	if (num_pulls) +		maps_per_pin++; + +	cur_map = maps = kzalloc(num_pins * maps_per_pin * sizeof(*maps), +				 GFP_KERNEL); +	if (!maps) +		return -ENOMEM; + +	for (i = 0; i < num_pins; i++) { +		err = of_property_read_u32_index(np, "wm,pins", i, &pin); +		if (err) +			goto fail; + +		if (pin >= (data->nbanks * 32)) { +			dev_err(data->dev, "invalid wm,pins value\n"); +			err = -EINVAL; +			goto fail; +		} + +		if (num_funcs) { +			err = of_property_read_u32_index(np, "wm,function", +						(num_funcs > 1 ? i : 0), &func); +			if (err) +				goto fail; + +			err = wmt_pctl_dt_node_to_map_func(data, np, pin, func, +							   &cur_map); +			if (err) +				goto fail; +		} + +		if (num_pulls) { +			err = of_property_read_u32_index(np, "wm,pull", +						(num_pulls > 1 ? i : 0), &pull); +			if (err) +				goto fail; + +			err = wmt_pctl_dt_node_to_map_pull(data, np, pin, pull, +							   &cur_map); +			if (err) +				goto fail; +		} +	} +	*map = maps; +	*num_maps = num_pins * maps_per_pin; +	return 0; + +/* + * The fail path removes any maps that have been allocated. The fail path is + * only called from code after maps has been kzalloc'd. It is also safe to + * pass 'num_pins * maps_per_pin' as the map count even though we probably + * failed before all the mappings were read as all maps are allocated at once, + * and configs are only allocated for .type = PIN_MAP_TYPE_CONFIGS_PIN - there + * is no failpath where a config can be allocated without .type being set. + */ +fail: +	wmt_pctl_dt_free_map(pctldev, maps, num_pins * maps_per_pin); +	return err; +} + +static struct pinctrl_ops wmt_pctl_ops = { +	.get_groups_count = wmt_get_groups_count, +	.get_group_name	= wmt_get_group_name, +	.get_group_pins	= wmt_get_group_pins, +	.dt_node_to_map = wmt_pctl_dt_node_to_map, +	.dt_free_map = wmt_pctl_dt_free_map, +}; + +static int wmt_pinconf_get(struct pinctrl_dev *pctldev, unsigned pin, +			   unsigned long *config) +{ +	return -ENOTSUPP; +} + +static int wmt_pinconf_set(struct pinctrl_dev *pctldev, unsigned pin, +			   unsigned long config) +{ +	struct wmt_pinctrl_data *data = pinctrl_dev_get_drvdata(pctldev); +	enum pin_config_param param = pinconf_to_config_param(config); +	u16 arg = pinconf_to_config_argument(config); +	u32 bank = WMT_BANK_FROM_PIN(pin); +	u32 bit = WMT_BIT_FROM_PIN(pin); +	u32 reg_pull_en = data->banks[bank].reg_pull_en; +	u32 reg_pull_cfg = data->banks[bank].reg_pull_cfg; + +	if ((reg_pull_en == NO_REG) || (reg_pull_cfg == NO_REG)) { +		dev_err(data->dev, "bias functions not supported on pin %d\n", +			pin); +		return -EINVAL; +	} + +	if ((param == PIN_CONFIG_BIAS_PULL_DOWN) || +	    (param == PIN_CONFIG_BIAS_PULL_UP)) { +		if (arg == 0) +			param = PIN_CONFIG_BIAS_DISABLE; +	} + +	switch (param) { +	case PIN_CONFIG_BIAS_DISABLE: +		wmt_clearbits(data, reg_pull_en, BIT(bit)); +		break; +	case PIN_CONFIG_BIAS_PULL_DOWN: +		wmt_clearbits(data, reg_pull_cfg, BIT(bit)); +		wmt_setbits(data, reg_pull_en, BIT(bit)); +		break; +	case PIN_CONFIG_BIAS_PULL_UP: +		wmt_setbits(data, reg_pull_cfg, BIT(bit)); +		wmt_setbits(data, reg_pull_en, BIT(bit)); +		break; +	default: +		dev_err(data->dev, "unknown pinconf param\n"); +		return -EINVAL; +	} + +	return 0; +} + +static struct pinconf_ops wmt_pinconf_ops = { +	.pin_config_get = wmt_pinconf_get, +	.pin_config_set = wmt_pinconf_set, +}; + +static struct pinctrl_desc wmt_desc = { +	.owner = THIS_MODULE, +	.name = "pinctrl-wmt", +	.pctlops = &wmt_pctl_ops, +	.pmxops = &wmt_pinmux_ops, +	.confops = &wmt_pinconf_ops, +}; + +static int wmt_gpio_request(struct gpio_chip *chip, unsigned offset) +{ +	return pinctrl_request_gpio(chip->base + offset); +} + +static void wmt_gpio_free(struct gpio_chip *chip, unsigned offset) +{ +	pinctrl_free_gpio(chip->base + offset); +} + +static int wmt_gpio_get_direction(struct gpio_chip *chip, unsigned offset) +{ +	struct wmt_pinctrl_data *data = dev_get_drvdata(chip->dev); +	u32 bank = WMT_BANK_FROM_PIN(offset); +	u32 bit = WMT_BIT_FROM_PIN(offset); +	u32 reg_dir = data->banks[bank].reg_dir; +	u32 val; + +	val = readl_relaxed(data->base + reg_dir); +	if (val & BIT(bit)) +		return GPIOF_DIR_OUT; +	else +		return GPIOF_DIR_IN; +} + +static int wmt_gpio_direction_input(struct gpio_chip *chip, unsigned offset) +{ +	return pinctrl_gpio_direction_input(chip->base + offset); +} + +static int wmt_gpio_direction_output(struct gpio_chip *chip, unsigned offset, +				     int value) +{ +	return pinctrl_gpio_direction_output(chip->base + offset); +} + +static int wmt_gpio_get_value(struct gpio_chip *chip, unsigned offset) +{ +	struct wmt_pinctrl_data *data = dev_get_drvdata(chip->dev); +	u32 bank = WMT_BANK_FROM_PIN(offset); +	u32 bit = WMT_BIT_FROM_PIN(offset); +	u32 reg_data_in = data->banks[bank].reg_data_in; + +	if (reg_data_in == NO_REG) { +		dev_err(data->dev, "no data in register defined\n"); +		return -EINVAL; +	} + +	return !!(readl_relaxed(data->base + reg_data_in) & BIT(bit)); +} + +static void wmt_gpio_set_value(struct gpio_chip *chip, unsigned offset, +			       int val) +{ +	struct wmt_pinctrl_data *data = dev_get_drvdata(chip->dev); +	u32 bank = WMT_BANK_FROM_PIN(offset); +	u32 bit = WMT_BIT_FROM_PIN(offset); +	u32 reg_data_out = data->banks[bank].reg_data_out; + +	if (reg_data_out == NO_REG) { +		dev_err(data->dev, "no data out register defined\n"); +		return; +	} + +	if (val) +		wmt_setbits(data, reg_data_out, BIT(bit)); +	else +		wmt_clearbits(data, reg_data_out, BIT(bit)); +} + +static struct gpio_chip wmt_gpio_chip = { +	.label = "gpio-wmt", +	.owner = THIS_MODULE, +	.request = wmt_gpio_request, +	.free = wmt_gpio_free, +	.get_direction = wmt_gpio_get_direction, +	.direction_input = wmt_gpio_direction_input, +	.direction_output = wmt_gpio_direction_output, +	.get = wmt_gpio_get_value, +	.set = wmt_gpio_set_value, +	.can_sleep = 0, +}; + +int wmt_pinctrl_probe(struct platform_device *pdev, +		      struct wmt_pinctrl_data *data) +{ +	int err; +	struct resource *res; + +	res = platform_get_resource(pdev, IORESOURCE_MEM, 0); +	data->base = devm_request_and_ioremap(&pdev->dev, res); +	if (!data->base) { +		dev_err(&pdev->dev, "failed to map memory resource\n"); +		return -EBUSY; +	} + +	wmt_desc.pins = data->pins; +	wmt_desc.npins = data->npins; + +	data->gpio_chip = wmt_gpio_chip; +	data->gpio_chip.dev = &pdev->dev; +	data->gpio_chip.of_node = pdev->dev.of_node; +	data->gpio_chip.ngpio = data->nbanks * 32; + +	platform_set_drvdata(pdev, data); + +	data->dev = &pdev->dev; + +	data->pctl_dev = pinctrl_register(&wmt_desc, &pdev->dev, data); +	if (IS_ERR(data->pctl_dev)) { +		dev_err(&pdev->dev, "Failed to register pinctrl\n"); +		return -EINVAL; +	} + +	err = gpiochip_add(&data->gpio_chip); +	if (err) { +		dev_err(&pdev->dev, "could not add GPIO chip\n"); +		goto fail_gpio; +	} + +	err = gpiochip_add_pin_range(&data->gpio_chip, dev_name(data->dev), +				     0, 0, data->nbanks * 32); +	if (err) +		goto fail_range; + +	dev_info(&pdev->dev, "Pin controller initialized\n"); + +	return 0; + +fail_range: +	err = gpiochip_remove(&data->gpio_chip); +	if (err) +		dev_err(&pdev->dev, "failed to remove gpio chip\n"); +fail_gpio: +	pinctrl_unregister(data->pctl_dev); +	return err; +} + +int wmt_pinctrl_remove(struct platform_device *pdev) +{ +	struct wmt_pinctrl_data *data = platform_get_drvdata(pdev); +	int err; + +	err = gpiochip_remove(&data->gpio_chip); +	if (err) +		dev_err(&pdev->dev, "failed to remove gpio chip\n"); + +	pinctrl_unregister(data->pctl_dev); + +	return 0; +} diff --git a/drivers/pinctrl/vt8500/pinctrl-wmt.h b/drivers/pinctrl/vt8500/pinctrl-wmt.h new file mode 100644 index 00000000000..41f5f2deb5d --- /dev/null +++ b/drivers/pinctrl/vt8500/pinctrl-wmt.h @@ -0,0 +1,79 @@ +/* + * Pinctrl driver for the Wondermedia SoC's + * + * Copyright (c) 2013 Tony Prisk <linux@prisktech.co.nz> + * + * This program is free software; you can redistribute it and/or modify it + * under the terms and conditions of the GNU General Public License, + * version 2, as published by the Free Software Foundation. + * + * This program is distributed in the hope it will be useful, but WITHOUT + * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or + * FITNESS FOR A PARTICULAR PURPOSE.  See the GNU General Public License for + * more details. + */ + +#include <linux/gpio.h> + +/* VT8500 has no enable register in the extgpio bank. */ +#define NO_REG	0xFFFF + +#define WMT_PINCTRL_BANK(__en, __dir, __dout, __din, __pen, __pcfg)	\ +{									\ +	.reg_en		= __en,						\ +	.reg_dir	= __dir,					\ +	.reg_data_out	= __dout,					\ +	.reg_data_in	= __din,					\ +	.reg_pull_en	= __pen,					\ +	.reg_pull_cfg	= __pcfg,					\ +} + +/* Encode/decode the bank/bit pairs into a pin value */ +#define WMT_PIN(__bank, __offset)	((__bank << 5) | __offset) +#define WMT_BANK_FROM_PIN(__pin)	(__pin >> 5) +#define WMT_BIT_FROM_PIN(__pin)		(__pin & 0x1f) + +#define WMT_GROUP(__name, __data)		\ +{						\ +	.name = __name,				\ +	.pins = __data,				\ +	.npins = ARRAY_SIZE(__data),		\ +} + +struct wmt_pinctrl_bank_registers { +	u32	reg_en; +	u32	reg_dir; +	u32	reg_data_out; +	u32	reg_data_in; + +	u32	reg_pull_en; +	u32	reg_pull_cfg; +}; + +struct wmt_pinctrl_group { +	const char *name; +	const unsigned int *pins; +	const unsigned npins; +}; + +struct wmt_pinctrl_data { +	struct device *dev; +	struct pinctrl_dev *pctl_dev; + +	/* must be initialized before calling wmt_pinctrl_probe */ +	void __iomem *base; +	const struct wmt_pinctrl_bank_registers *banks; +	const struct pinctrl_pin_desc *pins; +	const char * const *groups; + +	u32 nbanks; +	u32 npins; +	u32 ngroups; + +	struct gpio_chip gpio_chip; +	struct pinctrl_gpio_range gpio_range; +}; + +int wmt_pinctrl_probe(struct platform_device *pdev, +		      struct wmt_pinctrl_data *data); +int wmt_pinctrl_remove(struct platform_device *pdev); diff --git a/drivers/video/atmel_lcdfb.c b/drivers/video/atmel_lcdfb.c index 025428e04c3..c1a2914447e 100644 --- a/drivers/video/atmel_lcdfb.c +++ b/drivers/video/atmel_lcdfb.c @@ -34,6 +34,77 @@  #define ATMEL_LCDC_DMA_BURST_LEN	8	/* words */  #define ATMEL_LCDC_FIFO_SIZE		512	/* words */ +struct atmel_lcdfb_config { +	bool have_alt_pixclock; +	bool have_hozval; +	bool have_intensity_bit; +}; + +static struct atmel_lcdfb_config at91sam9261_config = { +	.have_hozval		= true, +	.have_intensity_bit	= true, +}; + +static struct atmel_lcdfb_config at91sam9263_config = { +	.have_intensity_bit	= true, +}; + +static struct atmel_lcdfb_config at91sam9g10_config = { +	.have_hozval		= true, +}; + +static struct atmel_lcdfb_config at91sam9g45_config = { +	.have_alt_pixclock	= true, +}; + +static struct atmel_lcdfb_config at91sam9g45es_config = { +}; + +static struct atmel_lcdfb_config at91sam9rl_config = { +	.have_intensity_bit	= true, +}; + +static struct atmel_lcdfb_config at32ap_config = { +	.have_hozval		= true, +}; + +static const struct platform_device_id atmel_lcdfb_devtypes[] = { +	{ +		.name = "at91sam9261-lcdfb", +		.driver_data = (unsigned long)&at91sam9261_config, +	}, { +		.name = "at91sam9263-lcdfb", +		.driver_data = (unsigned long)&at91sam9263_config, +	}, { +		.name = "at91sam9g10-lcdfb", +		.driver_data = (unsigned long)&at91sam9g10_config, +	}, { +		.name = "at91sam9g45-lcdfb", +		.driver_data = (unsigned long)&at91sam9g45_config, +	}, { +		.name = "at91sam9g45es-lcdfb", +		.driver_data = (unsigned long)&at91sam9g45es_config, +	}, { +		.name = "at91sam9rl-lcdfb", +		.driver_data = (unsigned long)&at91sam9rl_config, +	}, { +		.name = "at32ap-lcdfb", +		.driver_data = (unsigned long)&at32ap_config, +	}, { +		/* terminator */ +	} +}; + +static struct atmel_lcdfb_config * +atmel_lcdfb_get_config(struct platform_device *pdev) +{ +	unsigned long data; + +	data = platform_get_device_id(pdev)->driver_data; + +	return (struct atmel_lcdfb_config *)data; +} +  #if defined(CONFIG_ARCH_AT91)  #define	ATMEL_LCDFB_FBINFO_DEFAULT	(FBINFO_DEFAULT \  					 | FBINFO_PARTIAL_PAN_OK \ @@ -193,14 +264,16 @@ static struct fb_fix_screeninfo atmel_lcdfb_fix __initdata = {  	.accel		= FB_ACCEL_NONE,  }; -static unsigned long compute_hozval(unsigned long xres, unsigned long lcdcon2) +static unsigned long compute_hozval(struct atmel_lcdfb_info *sinfo, +							unsigned long xres)  { +	unsigned long lcdcon2;  	unsigned long value; -	if (!(cpu_is_at91sam9261() || cpu_is_at91sam9g10() -		|| cpu_is_at32ap7000())) +	if (!sinfo->config->have_hozval)  		return xres; +	lcdcon2 = lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2);  	value = xres;  	if ((lcdcon2 & ATMEL_LCDC_DISTYPE) != ATMEL_LCDC_DISTYPE_TFT) {  		/* STN display */ @@ -423,7 +496,7 @@ static int atmel_lcdfb_check_var(struct fb_var_screeninfo *var,  		break;  	case 16:  		/* Older SOCs use IBGR:555 rather than BGR:565. */ -		if (sinfo->have_intensity_bit) +		if (sinfo->config->have_intensity_bit)  			var->green.length = 5;  		else  			var->green.length = 6; @@ -531,7 +604,7 @@ static int atmel_lcdfb_set_par(struct fb_info *info)  	/* Now, the LCDC core... */  	/* Set pixel clock */ -	if (cpu_is_at91sam9g45() && !cpu_is_at91sam9g45es()) +	if (sinfo->config->have_alt_pixclock)  		pix_factor = 1;  	clk_value_khz = clk_get_rate(sinfo->lcdc_clk) / 1000; @@ -591,8 +664,7 @@ static int atmel_lcdfb_set_par(struct fb_info *info)  	lcdc_writel(sinfo, ATMEL_LCDC_TIM2, value);  	/* Horizontal value (aka line size) */ -	hozval_linesz = compute_hozval(info->var.xres, -					lcdc_readl(sinfo, ATMEL_LCDC_LCDCON2)); +	hozval_linesz = compute_hozval(sinfo, info->var.xres);  	/* Display size */  	value = (hozval_linesz - 1) << ATMEL_LCDC_HOZVAL_OFFSET; @@ -684,7 +756,7 @@ static int atmel_lcdfb_setcolreg(unsigned int regno, unsigned int red,  	case FB_VISUAL_PSEUDOCOLOR:  		if (regno < 256) { -			if (sinfo->have_intensity_bit) { +			if (sinfo->config->have_intensity_bit) {  				/* old style I+BGR:555 */  				val  = ((red   >> 11) & 0x001f);  				val |= ((green >>  6) & 0x03e0); @@ -821,15 +893,13 @@ static int __init atmel_lcdfb_init_fbinfo(struct atmel_lcdfb_info *sinfo)  static void atmel_lcdfb_start_clock(struct atmel_lcdfb_info *sinfo)  { -	if (sinfo->bus_clk) -		clk_enable(sinfo->bus_clk); +	clk_enable(sinfo->bus_clk);  	clk_enable(sinfo->lcdc_clk);  }  static void atmel_lcdfb_stop_clock(struct atmel_lcdfb_info *sinfo)  { -	if (sinfo->bus_clk) -		clk_disable(sinfo->bus_clk); +	clk_disable(sinfo->bus_clk);  	clk_disable(sinfo->lcdc_clk);  } @@ -874,10 +944,9 @@ static int __init atmel_lcdfb_probe(struct platform_device *pdev)  	}  	sinfo->info = info;  	sinfo->pdev = pdev; -	if (cpu_is_at91sam9261() || cpu_is_at91sam9263() || -							cpu_is_at91sam9rl()) { -		sinfo->have_intensity_bit = true; -	} +	sinfo->config = atmel_lcdfb_get_config(pdev); +	if (!sinfo->config) +		goto free_info;  	strcpy(info->fix.id, sinfo->pdev->name);  	info->flags = ATMEL_LCDFB_FBINFO_DEFAULT; @@ -888,13 +957,10 @@ static int __init atmel_lcdfb_probe(struct platform_device *pdev)  	info->fix = atmel_lcdfb_fix;  	/* Enable LCDC Clocks */ -	if (cpu_is_at91sam9261() || cpu_is_at91sam9g10() -	 || cpu_is_at32ap7000()) { -		sinfo->bus_clk = clk_get(dev, "hck1"); -		if (IS_ERR(sinfo->bus_clk)) { -			ret = PTR_ERR(sinfo->bus_clk); -			goto free_info; -		} +	sinfo->bus_clk = clk_get(dev, "hclk"); +	if (IS_ERR(sinfo->bus_clk)) { +		ret = PTR_ERR(sinfo->bus_clk); +		goto free_info;  	}  	sinfo->lcdc_clk = clk_get(dev, "lcdc_clk");  	if (IS_ERR(sinfo->lcdc_clk)) { @@ -1055,8 +1121,7 @@ stop_clk:  	atmel_lcdfb_stop_clock(sinfo);  	clk_put(sinfo->lcdc_clk);  put_bus_clk: -	if (sinfo->bus_clk) -		clk_put(sinfo->bus_clk); +	clk_put(sinfo->bus_clk);  free_info:  	framebuffer_release(info);  out: @@ -1081,8 +1146,7 @@ static int __exit atmel_lcdfb_remove(struct platform_device *pdev)  	unregister_framebuffer(info);  	atmel_lcdfb_stop_clock(sinfo);  	clk_put(sinfo->lcdc_clk); -	if (sinfo->bus_clk) -		clk_put(sinfo->bus_clk); +	clk_put(sinfo->bus_clk);  	fb_dealloc_cmap(&info->cmap);  	free_irq(sinfo->irq_base, info);  	iounmap(sinfo->mmio); @@ -1151,7 +1215,7 @@ static struct platform_driver atmel_lcdfb_driver = {  	.remove		= __exit_p(atmel_lcdfb_remove),  	.suspend	= atmel_lcdfb_suspend,  	.resume		= atmel_lcdfb_resume, - +	.id_table	= atmel_lcdfb_devtypes,  	.driver		= {  		.name	= "atmel_lcdfb",  		.owner	= THIS_MODULE, diff --git a/include/linux/clocksource.h b/include/linux/clocksource.h index 27cfda427dd..192d6d1771e 100644 --- a/include/linux/clocksource.h +++ b/include/linux/clocksource.h @@ -332,15 +332,23 @@ extern int clocksource_mmio_init(void __iomem *, const char *,  extern int clocksource_i8253_init(void); +struct device_node; +typedef void(*clocksource_of_init_fn)(struct device_node *);  #ifdef CONFIG_CLKSRC_OF  extern void clocksource_of_init(void);  #define CLOCKSOURCE_OF_DECLARE(name, compat, fn)			\  	static const struct of_device_id __clksrc_of_table_##name	\  		__used __section(__clksrc_of_table)			\ -		 = { .compatible = compat, .data = fn }; +		 = { .compatible = compat,				\ +		     .data = (fn == (clocksource_of_init_fn)NULL) ? fn : fn }  #else -#define CLOCKSOURCE_OF_DECLARE(name, compat, fn) +static inline void clocksource_of_init(void) {} +#define CLOCKSOURCE_OF_DECLARE(name, compat, fn)			\ +	static const struct of_device_id __clksrc_of_table_##name	\ +		__attribute__((unused))					\ +		 = { .compatible = compat,				\ +		     .data = (fn == (clocksource_of_init_fn)NULL) ? fn : fn }  #endif  #endif /* _LINUX_CLOCKSOURCE_H */ diff --git a/include/linux/of.h b/include/linux/of.h index a0f12928494..c0747a44eaf 100644 --- a/include/linux/of.h +++ b/include/linux/of.h @@ -235,6 +235,9 @@ extern struct device_node *of_find_node_with_property(  extern struct property *of_find_property(const struct device_node *np,  					 const char *name,  					 int *lenp); +extern int of_property_read_u32_index(const struct device_node *np, +				       const char *propname, +				       u32 index, u32 *out_value);  extern int of_property_read_u8_array(const struct device_node *np,  			const char *propname, u8 *out_values, size_t sz);  extern int of_property_read_u16_array(const struct device_node *np, @@ -394,6 +397,12 @@ static inline struct device_node *of_find_compatible_node(  	return NULL;  } +static inline int of_property_read_u32_index(const struct device_node *np, +			const char *propname, u32 index, u32 *out_value) +{ +	return -ENOSYS; +} +  static inline int of_property_read_u8_array(const struct device_node *np,  			const char *propname, u8 *out_values, size_t sz)  { diff --git a/include/linux/platform_data/irq-renesas-intc-irqpin.h b/include/linux/platform_data/irq-renesas-intc-irqpin.h new file mode 100644 index 00000000000..e4cb911066a --- /dev/null +++ b/include/linux/platform_data/irq-renesas-intc-irqpin.h @@ -0,0 +1,29 @@ +/* + * Renesas INTC External IRQ Pin Driver + * + *  Copyright (C) 2013 Magnus Damm + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA + */ + +#ifndef __IRQ_RENESAS_INTC_IRQPIN_H__ +#define __IRQ_RENESAS_INTC_IRQPIN_H__ + +struct renesas_intc_irqpin_config { +	unsigned int sense_bitfield_width; +	unsigned int irq_base; +	bool control_parent; +}; + +#endif /* __IRQ_RENESAS_INTC_IRQPIN_H__ */ diff --git a/include/linux/platform_data/irq-renesas-irqc.h b/include/linux/platform_data/irq-renesas-irqc.h new file mode 100644 index 00000000000..3ae17b3e00e --- /dev/null +++ b/include/linux/platform_data/irq-renesas-irqc.h @@ -0,0 +1,27 @@ +/* + * Renesas IRQC Driver + * + *  Copyright (C) 2013 Magnus Damm + * + * This program is free software; you can redistribute it and/or modify + * it under the terms of the GNU General Public License as published by + * the Free Software Foundation; either version 2 of the License + * + * This program is distributed in the hope that it will be useful, + * but WITHOUT ANY WARRANTY; without even the implied warranty of + * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the + * GNU General Public License for more details. + * + * You should have received a copy of the GNU General Public License + * along with this program; if not, write to the Free Software + * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA  02111-1307  USA + */ + +#ifndef __IRQ_RENESAS_IRQC_H__ +#define __IRQ_RENESAS_IRQC_H__ + +struct renesas_irqc_config { +	unsigned int irq_base; +}; + +#endif /* __IRQ_RENESAS_IRQC_H__ */ diff --git a/include/linux/usb/nop-usb-xceiv.h b/include/linux/usb/nop-usb-xceiv.h index 28884c71741..148d35171aa 100644 --- a/include/linux/usb/nop-usb-xceiv.h +++ b/include/linux/usb/nop-usb-xceiv.h @@ -5,6 +5,11 @@  struct nop_usb_xceiv_platform_data {  	enum usb_phy_type type; +	unsigned long clk_rate; + +	/* if set fails with -EPROBE_DEFER if can't get regulator */ +	unsigned int needs_vcc:1; +	unsigned int needs_reset:1;  };  #if defined(CONFIG_NOP_USB_XCEIV) || (defined(CONFIG_NOP_USB_XCEIV_MODULE) && defined(MODULE)) diff --git a/include/video/atmel_lcdc.h b/include/video/atmel_lcdc.h index 8deb22672ad..0f5a2fc69af 100644 --- a/include/video/atmel_lcdc.h +++ b/include/video/atmel_lcdc.h @@ -31,6 +31,7 @@  #define ATMEL_LCDC_WIRING_BGR	0  #define ATMEL_LCDC_WIRING_RGB	1 +struct atmel_lcdfb_config;   /* LCD Controller info data structure, stored in device platform_data */  struct atmel_lcdfb_info { @@ -61,7 +62,8 @@ struct atmel_lcdfb_info {  	void (*atmel_lcdfb_power_control)(int on);  	struct fb_monspecs	*default_monspecs;  	u32			pseudo_palette[16]; -	bool			have_intensity_bit; + +	struct atmel_lcdfb_config *config;  };  #define ATMEL_LCDC_DMABADDR1	0x00  |